EEWORLDEEWORLDEEWORLD

Part Number

Search

ZL50021GAC

Description
IC tdm switch 4K-CH enh 256pbga
CategoryWireless rf/communication    Telecom circuit   
File Size779KB,136 Pages
ManufacturerMicrosemi
Websitehttps://www.microsemi.com
Download Datasheet Parametric View All

ZL50021GAC Online Shopping

Suppliers Part Number Price MOQ In stock  
ZL50021GAC - - View Buy Now

ZL50021GAC Overview

IC tdm switch 4K-CH enh 256pbga

ZL50021GAC Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerMicrosemi
Parts packaging codeBGA
package instruction17 X 17 MM, 1.61 MM HEIGHT, PLASTIC, MS-034, BGA-256
Contacts256
Reach Compliance Codeunknow
JESD-30 codeS-PBGA-B256
JESD-609 codee0
length17 mm
Number of functions1
Number of terminals256
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Encapsulate equivalent codeBGA256,16X16,40
Package shapeSQUARE
Package formGRID ARRAY
Peak Reflow Temperature (Celsius)225
power supply1.8,3.3 V
Certification statusNot Qualified
Maximum seat height1.8 mm
Nominal supply voltage1.8 V
surface mountYES
Telecom integrated circuit typesDIGITAL TIME SWITCH
Temperature levelINDUSTRIAL
Terminal surfaceTIN LEAD
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature30
width17 mm
ZL50021
Enhanced 4 K Digital Switch with
Stratum 3 DPLL
Data Sheet
Features
4096-channel x 4096-channel non-blocking digital
Time Division Multiplex (TDM) switch at 8.192
and 16.384 Mbps or using a combination of ports
running at 2.048, 4.096, 8.192 and/or
16.384 Mbps
32 serial TDM input, 32 serial TDM output
streams
Integrated Digital Phase-Locked Loop (DPLL)
exceeds Telcordia GR-1244-CORE Stratum 3
specifications
Output clocks have less than 1 ns of jitter (except
for the 1.544 MHz output)
DPLL provides holdover, freerun and jitter
attenuation features with four independent
reference source inputs
Ordering Information
ZL50021GAC
ZL50021QCG1
ZL50021GAG2
256 Ball PBGA
256 Lead LQFP*
256 Ball PBGA**
Trays
Trays, Bake &
Drypack
Trays, Bake &
Drypack
September 2011
*Pb Free Matte Tin
**Pb Free Tin/Silver/Copper
-40C to +85C
Programmable key DPLL parameters (filter corner
frequency, locking range, auto-holdover
hysteresis range, phase slope, lock detector
range)
Exceptional input clock cycle to cycle variation
tolerance (20 ns for all rates)
Output streams can be configured as bi-
directional for connection to backplanes
V
DD_CORE
V
DD_IO
V
DD_COREA
V
DD_IOA
V
SS
RESET
ODE
S/P Converter
STi[31:0]
FPi
CKi
MODE_4M0
MODE_4M1
REF0
REF1
REF2
REF3
REF_FAIL0
REF_FAIL1
REF_FAIL2
REF_FAIL3
Data Memory
P/S Converter
STio[31:0]
Input Timing
Connection Memory
Output HiZ
Control
STOHZ[15:0]
DPLL
Output Timing
FPo[3:0]
CKo[5:0]
FPo_OFF[2:0]
OSC_EN
OSC
Internal Registers &
Microprocessor Interface
Test Port
OSCo
DS_RD
R/W_WR
Figure 1 - ZL50021 Functional Block Diagram
Zarlink Semiconductor US Patent No. 5,602,884, UK Patent No. 0772912,
France Brevete S.G.D.G. 0772912; Germany DBP No. 69502724.7-08
1
Zarlink Semiconductor Inc.
Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc.
Copyright 2004-2011, Zarlink Semiconductor Inc. All Rights Reserved.
MOT_INTEL
DTA_RDY
D[15:0]
A[13:0]
OSCi
TRST
TDi
TMS
TCK
IRQ
TDo
CS

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1842  2103  1065  26  1979  38  43  22  1  40 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号