EEWORLDEEWORLDEEWORLD

Part Number

Search

5962R122271QXC

Description
Memory Circuit,
Categorystorage    storage   
File Size338KB,18 Pages
ManufacturerCobham Semiconductor Solutions
Download Datasheet Parametric View All

5962R122271QXC Overview

Memory Circuit,

5962R122271QXC Parametric

Parameter NameAttribute value
Objectid1292989034
package instruction,
Reach Compliance Codeunknown
ECCN codeEAR99
Memory IC TypeMEMORY CIRCUIT
Certification statusNot Qualified
total dose100k Rad(Si) V
Standard Products
UT8MR2M8 16Megabit Non-Volatile MRAM
Data Sheet
April 21, 2014
www.aeroflex.com/memories
FEATURES
S
ingle 3.3-V power supply read/write
Fast 45ns read/write access time
Functionally compatible with traditional asynchronous
SRAMs
Equal address and chip-enable access times
HiRel temperature range (-40
o
C to 105
o
C)
Automatic data protection with low-voltage inhibit
circuitry to prevent writes on power loss
CMOS and TTL compatible
Data retention: 20 years (-40
o
C to 105
o
C)
Read/write endurance: unlimited for 20 years (-40
o
C to
105
o
C)
Operational environment:
- Total dose: 1Mrad(Si)
- SEL Immune: 112 MeV-cm
2
/mg @125
o
C
- SEU Immune: Memory Cell 112 MeV-cm
2
/mg @25
o
C
Two 40-pin package options available
Standard Microelectronics Drawing 5962-12227
- QML Q, Q+
- QML V pending
INTRODUCTION
The Aeroflex 16Megabit Non-Volatile magnetoresistive
random access memory (MRAM) is a high-performance
memory compatible with traditional asynchronous SRAM
operations, organized as a 2,097,152 words by 8bits.
The MRAM is equipped with chip enable (/E), write enable
(/W), and output enable (/G) pins, allowing for significant
system design flexibility without bus contention. Data is non-
volatile for > 20 year retention at temperature and data is
automatically protected against power loss by a low voltage
write inhibit.
The 16Mb MRAM is designed specifically for operation in
HiRel environments. As shown in Table 3, the magneto-resistive
bit cells are immune to Single Event Effects (SEE). To guard
against transient effects, an Error Correction Code (ECC) is
included within the device. ECC check bits are generated and
stored within the MRAM array during writes. If a single bit error
is found during a read cycle, it is automatically corrected in the
data presented to the user.
Figure 1. UT8MR2M8 MRAM Block Diagram
1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2179  1838  2379  37  406  44  38  48  1  9 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号