EEWORLDEEWORLDEEWORLD

Part Number

Search

XC6SLX45-L1FGG484I

Description
IC fpga 316 I/O 484fbga
Categorysemiconductor    Programmable logic devices   
File Size359KB,11 Pages
ManufacturerXILINX
Websitehttps://www.xilinx.com/
Environmental Compliance  
Download Datasheet View All

XC6SLX45-L1FGG484I Online Shopping

Suppliers Part Number Price MOQ In stock  
XC6SLX45-L1FGG484I - - View Buy Now

XC6SLX45-L1FGG484I Overview

IC fpga 316 I/O 484fbga

11
Spartan-6 Family Overview
DS160 (v2.0) October 25, 2011
Product Specification
General Description
The Spartan®-6 family provides leading system integration capabilities with the lowest total cost for high-volume applications. The
thirteen-member family delivers expanded densities ranging from 3,840 to 147,443 logic cells, with half the power consumption of previous
Spartan families, and faster, more comprehensive connectivity. Built on a mature 45 nm low-power copper process technology that
delivers the optimal balance of cost, power, and performance, the Spartan-6 family offers a new, more efficient, dual-register 6-input look-
up table (LUT) logic and a rich selection of built-in system-level blocks. These include 18 Kb (2 x 9 Kb) block RAMs, second generation
DSP48A1 slices, SDRAM memory controllers, enhanced mixed-mode clock management blocks, SelectIO™ technology, power-
optimized high-speed serial transceiver blocks, PCI Express® compatible Endpoint blocks, advanced system-level power management
modes, auto-detect configuration options, and enhanced IP security with AES and Device DNA protection. These features provide a low-
cost programmable alternative to custom ASIC products with unprecedented ease of use. Spartan-6 FPGAs offer the best solution for
high-volume logic designs, consumer-oriented DSP designs, and cost-sensitive embedded applications. Spartan-6 FPGAs are the
programmable silicon foundation for Targeted Design Platforms that deliver integrated software and hardware components that enable
designers to focus on innovation as soon as their development cycle begins.
Summary of Spartan-6 FPGA Features
Spartan-6 Family:
Spartan-6 LX FPGA: Logic optimized
Spartan-6 LXT FPGA: High-speed serial connectivity
Designed for low cost
Multiple efficient integrated blocks
Optimized selection of I/O standards
Staggered pads
High-volume plastic wire-bonded packages
Low static and dynamic power
45 nm process optimized for cost and low power
Hibernate power-down mode for zero power
Suspend mode maintains state and configuration with
multi-pin wake-up, control enhancement
Lower-power 1.0V core voltage (LX FPGAs, -1L only)
High performance 1.2V core voltage (LX and LXT
FPGAs, -2, -3, and -3N speed grades)
Multi-voltage, multi-standard SelectIO™ interface banks
Up to 1,080 Mb/s data transfer rate per differential I/O
Selectable output drive, up to 24 mA per pin
3.3V to 1.2V I/O standards and protocols
Low-cost HSTL and SSTL memory interfaces
Hot swap compliance
Adjustable I/O slew rates to improve signal integrity
High-speed GTP serial transceivers in the LXT FPGAs
Up to 3.2 Gb/s
High-speed interfaces including: Serial ATA, Aurora,
1G Ethernet, PCI Express, OBSAI, CPRI, EPON,
GPON, DisplayPort, and XAUI
Integrated Endpoint block for PCI Express designs (LXT)
Low-cost PCI® technology support compatible with the
33 MHz, 32- and 64-bit specification.
Efficient DSP48A1 slices
High-performance arithmetic and signal processing
Fast 18 x 18 multiplier and 48-bit accumulator
Pipelining and cascading capability
Pre-adder to assist filter applications
Integrated Memory Controller blocks
DDR, DDR2, DDR3, and LPDDR support
Data rates up to
800 Mb/s (12.8
Gb/s peak bandwidth)
Multi-port bus structure with independent FIFO to reduce
design timing issues
Abundant logic resources with increased logic capacity
Optional shift register or distributed RAM support
Efficient 6-input LUTs improve performance and
minimize power
LUT with dual flip-flops for pipeline centric applications
Block RAM with a wide range of granularity
Fast block RAM with byte write enable
18 Kb blocks that can be optionally programmed as two
independent 9 Kb block RAMs
Clock Management Tile (CMT) for enhanced performance
Low noise, flexible clocking
Digital Clock Managers (DCMs) eliminate clock skew
and duty cycle distortion
Phase-Locked Loops (PLLs) for low-jitter clocking
Frequency synthesis with simultaneous multiplication,
division, and phase shifting
Sixteen low-skew global clock networks
Simplified configuration, supports low-cost standards
2-pin auto-detect configuration
Broad third-party SPI (up to x4) and NOR flash support
Feature rich Xilinx Platform Flash with JTAG
MultiBoot support for remote upgrade with multiple
bitstreams, using watchdog protection
Enhanced security for design protection
Unique Device DNA identifier for design authentication
AES bitstream encryption in the larger devices
Faster embedded processing with enhanced, low cost,
MicroBlaze™ soft processor
Industry-leading IP and reference designs
© 2009–2011 Xilinx, Inc. Xilinx, the Xilinx logo, Artix, ISE, Kintex, Spartan, Virtex, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States
and other countries. PCI, PCIe and PCI Express are trademarks of PCI-SIG and used under license. All other trademarks are the property of their respective owners.
DS160 (v2.0) October 25, 2011
Product Specification
www.xilinx.com
1
ARM7 Embedded Single-Chip Microcomputer Video Alarm System Based on GPRS
Using small embedded devices centered on single-chip application systems to collect data and effectively transmit data through the network has become a research focus in the field of data acquisition....
yuandayuan6999 MCU
Design Principles of Power Management for Mobile Communication Terminals
When the battery voltage is higher than 3.0V, the pre-charge mode ends and enters the full-speed charge mode. At this time, the power management circuit opens S1 and S2, and makes S1 work in saturatio...
cxmstrawberry Power technology
Help, DS-5 example
[i=s]This post was last edited by moon2 on 2015-4-18 02:31[/i] After reading the Altera DE1-SOC training materials, I encountered some problems in using DS-5. So, I want to refer to some examples. Doe...
moon2 FPGA/CPLD
Can anyone download the USB driver for DLP3010EVM?
DLP3010EVM is not recognized when plugged into USB. [url]https://bbs.eeworld.com.cn/thread-479217-1-2.html[/url] After comparing the circuit diagram and instructions, I realized that it uses CY7C65215...
dontium TI Technology Forum
CC1310 on-chip firmware upgrade project compilation
OAD ( http://www.ti.com/cn/lit/swra580 ), or Over the Air Download, is a method of remotely updating firmware via wireless. On chip means on-chip, and the upgrade object does not require external Flas...
Jacktang Wireless Connectivity
Receive a Sitara? ARM Processors AM335x Starter Kit development board
Bring the price... 90% new and above are all fine. I'm a student, please don't ask for too much. QQ is your ID number. When adding friends, just indicate AM335x :)...
595818431 Buy&Sell

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2712  1279  1252  22  2033  55  26  1  41  59 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号