EEWORLDEEWORLDEEWORLD

Part Number

Search

79RC32K438-233BB

Description
IDTTM InterpriseTM Integrated Communications Processor
File Size602KB,59 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet View All

79RC32K438-233BB Online Shopping

Suppliers Part Number Price MOQ In stock  
79RC32K438-233BB - - View Buy Now

79RC32K438-233BB Overview

IDTTM InterpriseTM Integrated Communications Processor

IDT
TM
Interprise
TM
Integrated
Communications Processor
79RC32438
Features
32-bit CPU Core
– MIPS32 instruction set
– Cache Sizes: 16KB instruction and data caches, 4-Way set
associative, cache line locking, non-blocking prefetches
– 16 dual-entry JTLB with variable page sizes
– 3-entry instruction TLB
– 3-entry data TLB
– Max issue rate of one 32x16 multiply per clock
– Max issue rate of one 32x32 multiply every other clock
– CPU control with start, stop and single stepping
– Software breakpoints support
– Hardware breakpoints on virtual addresses
– Enhanced JTAG and ICE Interface that is compatible with v2.5
of the EJTAG Specification
DDR Memory Controller
– Supports up to 2GB of DDR SDRAM
– 2 chip selects (each chip select supports 4 internal DDR
banks)
– Supports 16-bit or 32-bit data bus width using 8, 16, or 32-bit
devices
– Supports 64Mb, 128Mb, 256Mb, 512Mb, and 1Gb DDR
SDRAM devices
– Data bus multiplexing support allows interfacing to standard
DDR DIMMs and SODIMMs
– Automatic refresh generation
Memory and Peripheral Device Controller
– Provides “glueless” interface to standard SRAM, Flash, ROM,
dual-port memory, and peripheral devices
– Demultiplexed address and data buses: 16-bit data bus, 26-bit
address bus, 6 chip selects, supports alternate bus masters,
control for external data bus buffers
– Supports 8-bit and 16-bit width devices
Automatic byte gathering and scattering
– Flexible protocol configuration parameters: programmable
number of wait states (0 to 63), programmable postread/post-
write delay (0 to 31), supports external wait state generation,
supports Intel and Motorola style peripherals
– Write protect capability per chip select
– Programmable bus transaction timer generates warm reset
when counter expires
– Supports up to 64 MB of memory per chip select
Counter/Timers
– Three general purpose 32-bit counter timers
PCI Interface
– 32-bit PCI revision 2.2 compliant (3.3V only)
– Supports host or satellite operation in both master and target
modes
– Support for synchronous and asynchronous operation
– PCI clock supports frequencies from 16 MHz to 66 MHz
– PCI arbiter in Host mode: supports 6 external masters, fixed
priority or round robin arbitration
– I
2
O “like” PCI Messaging Unit
Block Diagram
MII
MII
MIPS-32
CPU Core
ICE
EJTAG
D. Cache
MMU
I. Cache
Interrupt
Controller
:
:
2 Ethernet
10/100
Interfaces
3 Counter
Timers
IPBus
TM
On-Chip
Memory
DMA
Controller
DDR
DDR &
Device
Controllers
I
2
C
Controller
2 UARTS
(16550)
Arbiter
GPIO
Interface
SPI
Controller
PCI
Master/Target
Interface
PCI Arbiter
(Host Mode)
Memory &
Peripheral Bus
I
2
C Bus
Ch. 1 Ch. 2
Serial Channels
GPIO Pins
SPI Bus
PCI Bus
IDT and the IDT logo are trademarks of Integrated Device Technology, Inc.
1 of 59
©
2004 Integrated Device Technology, Inc.
May 25, 2004
DSC 6148
MSP432 Launchpad is 33 yuan, only 8 yuan left, if you need it, please place your order quickly!
[size=4][color=#ff0000]Purchase link: [url=https://item.taobao.com/item.htm?_u=jmfai4bfd63&id=526387172468]https://item.taobao.com/item.htm?_u=jmfai4bfd63&id=526387172468[/url][/color][/size][size=4][...
maylove Microcontroller MCU
Understanding the energy storage function of decoupling capacitors
[backcolor=white][size=4][color=#000000]1) Decoupling capacitors are mainly used to remove interference from high-frequency signals such as RF signals. Interference enters through electromagnetic radi...
fish001 Analogue and Mixed Signal
pic18 starterkit learning 0x09 - serial port receiving
[i=s]This post was last edited by mzb2012 on 2016-11-30 23:44[/i] [size=3][size=5]1. Introduction[/size] Serial port reception is performed through interrupts. This time the task is to send a string t...
mzb2012 Microchip MCU
Samples from me: STPS20L40CF STPS2L25U STPS3045CT STPS30L30CG STPS340B
STPS0520M ST 05+ STPS0520Z ST 05+ STPS0540Z ST 05+ STPS10150CT ST 05+ STPS1045B ST 05+ STPS1045D ST 05+ STPS10L25D ST 05+ STPS10L40CT ST 05+ STPS10L60D ST 05+ STPS1100U ST 05+ STPS1150 ST 05+ STPS1204...
RXKFZGS Analogue and Mixed Signal
usart1 remap
I am using the Shenzhou IV development board, which provides a routine using the usart1 default port on the CD.The board I made myself uses usart1 remapI want to port the routines in the CD to my boar...
dong_j_t stm32/stm8
Design of infrared communication circuit for single chip microcomputer
The circuit introduced in this article is a practical circuit used for time calibration and meter reading in time-sharing electricity meters. It is simple and practical. Using the asynchronous communi...
Aguilera Microcontroller MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2615  2090  2155  1418  1102  53  43  44  29  23 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号