EEWORLDEEWORLDEEWORLD

Part Number

Search

TN80960SB16

Description
IC mpu i960sb 16mhz 84-plcc
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size2MB,38 Pages
ManufacturerIntel
Websitehttp://www.intel.com/
Download Datasheet Parametric Compare View All

TN80960SB16 Overview

IC mpu i960sb 16mhz 84-plcc

TN80960SB16 Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerIntel
package instructionQCCJ, LDCC84,1.2SQ
Reach Compliance Codeunknown
bit size32
JESD-30 codeS-PQCC-J84
JESD-609 codee0
Number of terminals84
Package body materialPLASTIC/EPOXY
encapsulated codeQCCJ
Encapsulate equivalent codeLDCC84,1.2SQ
Package shapeSQUARE
Package formCHIP CARRIER
power supply5 V
Certification statusNot Qualified
speed16 MHz
Maximum slew rate350 mA
Nominal supply voltage5 V
surface mountYES
technologyCMOS
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formJ BEND
Terminal pitch1.27 mm
Terminal locationQUAD
uPs/uCs/peripheral integrated circuit typeMICROPROCESSOR, RISC
Base Number Matches1
80960SB
EMBEDDED 32-BIT MICROPROCESSOR
WITH 16-BIT BURST DATA BUS
High-Performance Embedded Architecture
Built-in Interrupt Controller
— 16 MIPS* Burst Execution at 16 MHz
— 5 MIPS Sustained Execution at 16 MHz
512-Byte On-Chip Instruction Cache
— Direct Mapped
— Parallel Load/Decode for Uncached
Instructions
Multiple Register Sets
— Sixteen Global 32-Bit Registers
— Sixteen Local 32-Bit Registers
— Four Local Register Sets Stored
On-Chip
— Register Scoreboarding
Pin Compatible with 80960SA
— 4 Direct Interrupt Pins
— 31 Priority Levels, 256 Vectors
Built-In Floating Point Unit
— Fully IEEE 754 Compatible
Easy to Use, High Bandwidth 16-Bit Bus
— 25.6 Mbytes/s Burst
— Up to 16 Bytes Transferred per Burst
32-Bit Address Space, 4 Gigabytes
80-Lead Quad Flat Pack (EIAJ QFP)
— 84-Lead Plastic Leaded Chip Carrier
(PLCC)
Software Compatible with
80960KA/KB/CA/CF Processors
The 80960SB is a member of Intel’s i960
®
32-bit processor family, which is designed especially for low cost
embedded applications. It includes a 512-byte instruction cache, an integrated floating-point unit and a built-in
interrupt controller. The 80960SB has a large register set, multiple parallel execution units and a 16-bit burst
bus. Using advanced RISC technology, this high performance processor is capable of execution rates in excess
of 5 million instructions per second
*
. The 80960SB is well-suited for a wide range of cost sensitive embedded
applications including non-impact printers, network adapters and I/O controllers.
FOUR
80-BIT FP
REGISTERS
80-BIT
FPU
SIXTEEN
32-BIT GLOBAL
REGISTERS
64- BY 32-BIT
LOCAL
REGISTER
CACHE
32-BIT
INSTRUCTION
EXECUTION
UNIT
INSTRUCTION
FETCH UNIT
512-BYTE
INSTRUCTION
CACHE
INSTRUCTION
DECODER
MICRO-
INSTRUCTION
SEQUENCER
MICRO-
INSTRUCTION
ROM
32-BIT
BUS
CONTROL
LOGIC
32-BIT
ADDRESS
16-BIT
BURST
BUS
Figure 1. The 80960SB Processor’s Highly Parallel Architecture
* Relative to Digital Equipment Corporation’s VAX-11/780 at 1 MIPS (VAX-11™ is a trademark of Digital Equipment
Corporation)
Intel Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in an Intel product. No other circuit patent
licenses are implied. Information contained herein supersedes previously published specifications on these devices from Intel.
© INTEL CORPORATION, 2004
August 2004
Order Number: 272207-003

TN80960SB16 Related Products

TN80960SB16 N80960SB16 EE80960SB10512 N80960SB10 EN80960SB16512
Description IC mpu i960sb 16mhz 84-plcc IC mpu i960sb 16mhz 84-plcc IC mpu i960sb 10mhz 84-plcc IC mpu i960sb 10mhz 84-plcc IC mpu i960sb 16mhz 84-plcc
Is it Rohs certified? incompatible incompatible - incompatible -
Maker Intel Intel - Intel -
package instruction QCCJ, LDCC84,1.2SQ QCCJ, LDCC84,1.2SQ - QCCJ, LDCC84,1.2SQ -
Reach Compliance Code unknown compliant - compliant -
bit size 32 32 - 32 -
JESD-30 code S-PQCC-J84 S-PQCC-J84 - S-PQCC-J84 -
JESD-609 code e0 e0 - e0 -
Number of terminals 84 84 - 84 -
Package body material PLASTIC/EPOXY PLASTIC/EPOXY - PLASTIC/EPOXY -
encapsulated code QCCJ QCCJ - QCCJ -
Encapsulate equivalent code LDCC84,1.2SQ LDCC84,1.2SQ - LDCC84,1.2SQ -
Package shape SQUARE SQUARE - SQUARE -
Package form CHIP CARRIER CHIP CARRIER - CHIP CARRIER -
power supply 5 V 5 V - 5 V -
Certification status Not Qualified Not Qualified - Not Qualified -
speed 16 MHz 16 MHz - 10 MHz -
Maximum slew rate 350 mA 350 mA - 280 mA -
Nominal supply voltage 5 V 5 V - 5 V -
surface mount YES YES - YES -
technology CMOS CMOS - CMOS -
Terminal surface Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) - Tin/Lead (Sn/Pb) -
Terminal form J BEND J BEND - J BEND -
Terminal pitch 1.27 mm 1.27 mm - 1.27 mm -
Terminal location QUAD QUAD - QUAD -
uPs/uCs/peripheral integrated circuit type MICROPROCESSOR, RISC MICROPROCESSOR, RISC - MICROPROCESSOR, RISC -
Base Number Matches 1 1 - 1 -

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1817  1745  1910  118  724  37  36  39  3  15 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号