EEWORLDEEWORLDEEWORLD

Part Number

Search

GS8322ZV72GC-250IT

Description
ZBT SRAM, 512KX72, 6.5ns, CMOS, PBGA209, 14 X 22 MM, 1 MM PITCH, LEAD FREE, BGA-209
Categorystorage    storage   
File Size2MB,39 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Environmental Compliance
Download Datasheet Parametric View All

GS8322ZV72GC-250IT Overview

ZBT SRAM, 512KX72, 6.5ns, CMOS, PBGA209, 14 X 22 MM, 1 MM PITCH, LEAD FREE, BGA-209

GS8322ZV72GC-250IT Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerGSI Technology
Parts packaging codeBGA
package instructionLBGA,
Contacts209
Reach Compliance Codecompliant
ECCN code3A991.B.2.B
Maximum access time6.5 ns
Other featuresPIPELINED OR FLOW-THROUGH ARCHITECTURE
JESD-30 codeR-PBGA-B209
JESD-609 codee1
length22 mm
memory density37748736 bit
Memory IC TypeZBT SRAM
memory width72
Humidity sensitivity level3
Number of functions1
Number of terminals209
word count524288 words
character code512000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize512KX72
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)260
Certification statusNot Qualified
Maximum seat height1.7 mm
Maximum supply voltage (Vsup)2 V
Minimum supply voltage (Vsup)1.6 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTIN SILVER COPPER
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width14 mm
Base Number Matches1
GS8322ZV18(B/E)/GS8322ZV36(B/E)/GS8322ZV72(C)
119, 165 & 209 BGA
Commercial Temp
Industrial Temp
Features
• NBT (No Bus Turn Around) functionality allows zero wait
Read-Write-Read bus utilization; fully pin-compatible with
both pipelined and flow through NtRAM™, NoBL™ and
ZBT™ SRAMs
• 1.8 V +10%/–10% core power supply
• 1.8 V I/O supply
• User-configurable Pipeline and Flow Through mode
• ZQ mode pin for user-selectable high/low output drive
• IEEE 1149.1 JTAG-compatible Boundary Scan
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2Mb, 4Mb, 8Mb, and 16Mb devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ Pin for automatic power-down
• JEDEC-standard 119-, 165- or 209-Bump BGA package
• Pb-Free packages available
36Mb Pipelined and Flow Through
Synchronous NBT SRAM
250 MHz–133 MHz
1.8 V V
DD
1.8 V I/O
Because it is a synchronous device, address, data inputs, and
read/write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable (ZZ) and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS8322ZV18/36/72 may be configured by the user to
operate in Pipeline or Flow Through mode. Operating as a
pipelined synchronous device, in addition to the rising-edge-
triggered registers that capture input signals, the device
incorporates a rising edge triggered output register. For read
cycles, pipelined SRAM output data is temporarily stored by
the edge-triggered output register during the access cycle and
then released to the output drivers at the next rising edge of
clock.
The GS8322ZV18/36/72 is implemented with GSI's high
performance CMOS technology and is available in a JEDEC-
standard 119-bump, 165-bump or 209-bump BGA package.
Functional Description
The GS8322ZV18/36/72 is a 36Mbit Synchronous Static
SRAM. GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or
other pipelined read/double late write or flow through read/
single late write SRAMs, allow utilization of all available bus
bandwidth by eliminating the need to insert deselect cycles
when the device is switched from read to write cycles.
Parameter Synopsis
t
KQ(x18/x36)
t
KQ(x72)
tCycle
Curr
(x18)
Curr
(x36)
Curr
(x72)
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
Curr
(x72)
-250 -225 -200
2.5 2.7 3.0
3.0 3.0 3.0
4.0 4.4 5.0
285
350
440
6.5
6.5
205
235
315
265
320
410
7.0
7.0
195
225
295
245
295
370
7.5
7.5
185
210
265
-166
3.5
3.5
6.0
220
260
320
8.0
8.0
175
200
255
-150
3.8
3.8
6.7
210
240
300
8.5
8.5
165
190
240
-133 Unit
4.0 ns
4.0 ns
7.5 ns
185
215
265
8.5
8.5
155
175
230
mA
mA
mA
ns
ns
mA
mA
mA
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.03a 2/2006
1/39
© 2002, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Op amp design handbook
Here is some good op amp information I collected online, share it with me!...
water1987 Analog electronics
When BLE meets MEMS——Introduction to HID Report Descriptor
[i=s]This post was last edited by lb8820265 on 2020-9-13 19:13[/i]HID (human interface device) is also called human-machine interface device. Our common mouse, keyboard, game controller, etc. are all ...
lb8820265 MEMS sensors
Use the OWNER-DRAN method to change BUTTON to CHECKBOX using
The buttons ID_BTN_CIRCLE and ID_BTN_RANDOM need to use pictures to make CheckBox functions, and determine the selected and unselected states according to two global variables. Then change these two g...
cranes_u Embedded System
MSP430 SPI Hardware Interface
The microcontroller used is MSP430F5438, which is an older one. But it has more serial ports, so I still like it. When using the SPI hardware interface, initialize the program code: void halCom3Init(v...
fish001 Microcontroller MCU
The GPRS module under ucos ii connects to TCP via dial-up, but I don’t know how to start?
Now the MCU is an STM32 chip, and the GPRS module is a Huawei GTM900. By searching for information, if the protocol stack inside the module is not used, you have to implement the PPP protocol and TCP/...
课程设计 Real-time operating system RTOS
[Share your experience] STM32F03 development board--light up LEDS (register operation)
Yesterday I wrote a program using the firmware library in the CoIDE environment. Today I want to use the method of operating registers and configure registers in the same way as 51 and msp430 microcon...
qinkaiabc stm32/stm8

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2771  2347  1798  2785  1771  56  48  37  57  36 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号