EEWORLDEEWORLDEEWORLD

Part Number

Search

MT46V8M16TG-6T IT:D TR

Description
SDRAM - DDR 存储器 IC 128Mb(8M x 16) 并联 167 MHz 700 ps 66-TSOP
Categorysemiconductor    memory   
File Size6MB,81 Pages
ManufacturerMicron Technology
Websitehttp://www.mdtic.com.tw/
Download Datasheet Parametric View All

MT46V8M16TG-6T IT:D TR Overview

SDRAM - DDR 存储器 IC 128Mb(8M x 16) 并联 167 MHz 700 ps 66-TSOP

MT46V8M16TG-6T IT:D TR Parametric

Parameter NameAttribute value
category
MakerMicron Technology
series-
PackageTape and Reel (TR) Cut Tape (CT)
memory typeVolatile
memory formatDRAM
technologySDRAM - DDR
storage128Mb(8M x 16)
memory interfacein parallel
Write cycle time - words, pages15ns
Voltage - Power supply2.3V ~ 2.7V
Operating temperature-40°C ~ 85°C(TA)
Installation typesurface mount type
Package/casing66-TSSOP (szerokość 0,400",10,16mm)
Supplier device packaging66-TSOP
Clock frequency167 MHz
interview time700 ps
Basic product numberMT46V8M16
128Mb: x4, x8, x16 DDR SDRAM
Features
Double Data Rate (DDR) SDRAM
MT46V32M4 – 8 Meg x 4 x 4 Banks
MT46V16M8 – 4 Meg x 8 x 4 Banks
MT46V8M16 – 2 Meg x 16 x 4 Banks
Features
• V
DD
= +2.5V ±0.2V, V
DD
Q = +2.5V ±0.2V
• V
DD
= +2.6V ±0.1V, V
DD
Q = +2.6V ±0.1V (DDR400)
• Bidirectional data strobe (DQS) transmitted/
received with data, i.e., source-synchronous data
capture (x16 has two – one per byte)
• Internal, pipelined double-data-rate (DDR)
architecture; two data accesses per clock cycle
• Differential clock inputs (CK and CK#)
• Commands entered on each positive CK edge
• DQS edge-aligned with data for READs; center-
aligned with data for WRITEs
• DLL to align DQ and DQS transitions with CK
• Four internal banks for concurrent operation
• Data mask (DM) for masking write data
(x16 has two – one per byte)
• Programmable burst lengths: 2, 4, or 8
• Auto refresh and self refresh modes
• Longer lead TSOP for improved reliability (OCPL)
• 2.5V I/O (SSTL_2 compatible)
• Concurrent auto precharge option is supported
t
RAS lockout supported (
t
RAP =
t
RCD)
Options
• Configuration
32 Meg x 4 (8 Meg x 4 x 4 banks)
16 Meg x 8 (4 Meg x 8 x 4 banks)
8 Meg x 16 (2 Meg x 16 x 4 banks)
• Plastic package – OCPL
66-pin TSOP
66-pin TSOP (Pb-free)
• Timing – cycle time
5ns @ CL = 3 (DDR400)
6ns @ CL = 2.5 (DDR333)
(TSOP only)
7.5ns @ CL = 2 (DDR266)
1
7.5ns @ CL = 2 (DDR266A)
7.5ns @ CL = 2.5 (DDR266B)
• Self refresh
Standard
Low-power self refresh
• Temperature rating
Commercial (0°C to 70°C)
Industrial (–40°C to +85°C)
• Revision
Marking
32M4
16M8
8M16
TG
P
-5B
-6T
-75E
-75Z
-75
None
L
None
IT
:D
Notes: 1. Not recommended for new designs
Table 1:
Key Timing Parameters
CL = CAS (READ) latency; MIN clock rate with 50% duty cycle at CL = 2 (-75E, -75Z), CL = 2.5 (-6, -6T, -75), and
CL = 3 (-5B)
Clock Rate (MHz)
Speed Grade
-5B
-6T
-75E/-75Z
-75
CL = 2
133
133
133
100
CL = 2.5
167
167
133
133
CL = 3
200
n/a
n/a
n/a
Data Out
Window
1.6ns
2.0ns
2.5ns
2.5ns
Access
Window
±0.70ns
±0.70ns
±0.75ns
±0.75ns
DQS–DQ
Skew
+0.40ns
+0.45ns
+0.50ns
+0.50ns
PDF: 09005aef816fd013/Source: 09005aef82a95a3a
128Mb_DDR_x4x8x16_D1.fm - 128Mb DDR: Rev. F; Core DDR: Rev. A 4/07 EN
1
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2004 Micron Technology, Inc. All rights reserved.
About the problem of single chip microcomputer expansion 422
Hello everyone! I am a newbie, and I want to use 51 chip to expand the serial port, but I don't know which chip is better... I have TL16C754, but I don't know if there are any special requirements for...
联合国 Embedded System
LinKIt ONE Review——by ihalin
[size=3][url=home.php?mod=space&uid=631177]@ihalin[/url] [/size][size=3] [/size][url=https://bbs.eeworld.com. cn/thread-521245-1-1.html][size=3]LinKIt ONE evaluation (1)[/size][/url] [url=https://bbs....
okhxyyo stm32/stm8
2011 TI M3 DAY information released in advance
TI M3 DAY is about to start tomorrow, and relevant information has been released in advance. Interested friends can preview it.[[i]This post was last edited by jkhu on 2011-6-19 23:19[/i]]...
jkhu Microcontroller MCU
Do you still remember your first 51 introductory tutorial? ——Collection of classic tutorials
In fact, I have been thinking about summarizing and organizing the content again recently, hoping to help some beginners and engineers. However, the power of one person is too limited, and most of the...
soso 51mcu
Design of Programmable SOC System Based on AXI4
"Programmable SOC System Design Based on AXI4" systematically introduces the principles and typical applications of programmable system-on-chip (SoC) design based on Xilinx's soft-core processor Micro...
arui1999 Download Centre
Why do we turn off the interrupt immediately after entering the interrupt function and then turn it on again when it ends?
void uart_irq(void *context,unsigned long id) {IOWR_ALTERA_AVALON_UART_STATUS(UART_232_BASE,0x0); //I wanted to clear the flag bit. Writing 0 to some bits of the status register can clear them, but wr...
tianma123 FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 731  1253  2652  1787  2280  15  26  54  36  46 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号