EEWORLDEEWORLDEEWORLD

Part Number

Search

P2040C

Description
2040 SERIES, PLL BASED CLOCK DRIVER, 1 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO8
Categorysemiconductor    logic   
File Size156KB,9 Pages
ManufacturerALSC [Alliance Semiconductor Corporation]
Download Datasheet Parametric View All

P2040C Overview

2040 SERIES, PLL BASED CLOCK DRIVER, 1 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO8

P2040C Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals8
Maximum operating temperature70 Cel
Minimum operating temperature0.0 Cel
Maximum supply/operating voltage3.6 V
Minimum supply/operating voltage3 V
Rated supply voltage3.3 V
Processing package description4.40 MM, GREEN, TSSOP-8
Lead-freeYes
EU RoHS regulationsYes
stateTRANSFERRED
CraftsmanshipCMOS
packaging shapeRECTANGULAR
Package SizeSMALL OUTLINE, THIN PROFILE, SHRINK PITCH
surface mountYes
Terminal formGULL WING
Terminal spacing0.6500 mm
terminal coatingNOT SPECIFIED
Terminal locationDUAL
Packaging MaterialsPLASTIC/EPOXY
Temperature levelCOMMERCIAL
series2040
Enter conditionsSTANDARD
Logic IC typePLL BASED CLOCK DRIVER
Number of inverted outputs0.0
Real output number1
September 2005
rev 1.4
LCD Panel EMI Reduction IC
Features
FCC approved method of EMI attenuation.
Provides up to 15dB of EMI suppression
Generates a low EMI spread spectrum clock of the
input frequency
50MHz to 170MHz input frequency range
Optimized for 54MHz, 65MHz, 81MHz, 140MHz,
and 162MHz pixel clock frequencies
Internal loop filter minimizes external components
and board space
8 selectable spread ranges, up to ± 2.2%
SSON# control pin for spread spectrum enable and
disable options
2 selectable modulation rates
Low Cycle-to-cycle jitter
3.3V Operating Voltage
Ultra low power CMOS design
Supports most mobile graphic accelerator and LCD
timing controller specifications
Available in 8 pin SOIC and TSSOP Packages
P2040C
system wide reduction of EMI of all clock dependent
signals. The P2040C allows significant system cost
savings by reducing the number of circuit board layers and
shielding that are traditionally required to pass EMI
regulations.
The P2040C uses the most efficient and optimized
modulation
profile
approved
by
the
FCC
and
is
implemented in a proprietary all-digital method. The
P2040C modulates the output of a single PLL in order to
“spread” the bandwidth of a synthesized clock and, more
importantly, decreases the
peak amplitudes of its
harmonics. This result in a significantly lower system EMI
compared to the typical narrow band signal produced by
oscillators and most frequency generators. Lowering EMI
by increasing a signal’s bandwidth is called ‘spread
spectrum clock generation’.
Applications
The P2040C is targeted towards digital flat panel
applications for Notebook PCs, Palm-size PCs, Office
Automation Equipments and LCD Monitors.
Product Description
The P2040C is a selectable spread spectrum frequency
modulator designed specifically for digital flat panel
applications.
The
P2040C
reduces
electromagnetic
interference (EMI) at the clock source which provides
Block Diagram
SR0 SR1 MRA SSON#
VDD
Modulation
CLKIN
Frequency
Divider
Feedback
Divider
PLL
Phase
Detector
Loop
Filter
VCO
Output
Divider
ModOUT
VSS
Alliance Semiconductor
2575 Augustine Drive
Santa Clara, CA
Tel: 408.855.4900
Fax: 408.855.4999
www.alsc.com
Notice: The information in this document is subject to change without notice.

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1840  1494  698  1288  2921  38  31  15  26  59 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号