EEWORLDEEWORLDEEWORLD

Part Number

Search

270PGILFT

Description
Clock Synthesizer / Jitter Cleaner TRIPLE PLL VCXO CLOCK
Categorysemiconductor    Analog mixed-signal IC   
File Size161KB,11 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet Parametric Compare View All

270PGILFT Online Shopping

Suppliers Part Number Price MOQ In stock  
270PGILFT - - View Buy Now

270PGILFT Overview

Clock Synthesizer / Jitter Cleaner TRIPLE PLL VCXO CLOCK

270PGILFT Parametric

Parameter NameAttribute value
Product CategoryClock Synthesizer / Jitter Cleaner
ManufacturerIDT (Integrated Device Technology, Inc.)
RoHSDetails
Package / CaseTSSOP-20
PackagingReel
Height1 mm
Length6.5 mm
Factory Pack Quantity2500
Width4.4 mm
DATASHEET
TRIPLE PLL FIELD PROGRAMMABLE VCXO CLOCK
Description
The ICS270 field programmable VCXO clock synthesizer
generates up to eight high-quality, high-frequency clock
outputs including multiple reference clocks from a
low-frequency crystal input. It is designed to replace
crystals and crystal oscillators in most electronic systems.
Using IDT’s VersaClock
TM
software to configure PLLs and
outputs, the ICS270 contains a One-Time Programmable
(OTP) ROM for field programmability. Programming
features include VCXO, eight selectable configuration
registers and up to two sets of four low-skew outputs.
Using Phase-Locked Loop (PLL) techniques, the device
runs from a standard fundamental mode, inexpensive
crystal, or clock. It can replace VCXOs, multiple crystals
and oscillators, saving board space and cost.
The ICS270 is also available in factory programmed custom
versions for high-volume applications.
ICS270
Features
Packaged as 20-pin TSSOP – Pb-free, RoHS compliant
Eight addressable registers
Replaces multiple crystals and oscillators
Output frequencies up to 200 MHz at 3.3 V
Input crystal frequency of 5 to 27 MHz
Up to eight reference outputs
Up to two sets of four low-skew outputs
Operating voltages of 3.3 V
Controllable output drive levels
Advanced, low-power CMOS process
Block Diagram
VDD
3
S2:S0
3
OTP
ROM
with
PLL
Values
CLK1
PLL1
CLK2
Divide
Logic
and
Output
Enable
Control
CLK3
CLK4
CLK5
CLK6
CLK7
CLK8
PLL2
VIN
PLL3
X1
Crystal
X2
External capacitors
are required.
Voltage
Controlled
Crystal
Oscillator
GND
2
PDTS
IDT™ / ICS™
TRIPLE PLL FIELD PROGRAMMABLE VCXO CLOCK
1
ICS270
REV F 051310

270PGILFT Related Products

270PGILFT 270PGLF 270PGILF 270PGLFT
Description Clock Synthesizer / Jitter Cleaner TRIPLE PLL VCXO CLOCK Clock Synthesizer / Jitter Cleaner TRIPLE PLL VCXO CLOCK
Product Category Clock Synthesizer / Jitter Cleaner Clock Synthesizer / Jitter Cleaner Clock Synthesizer / Jitter Cleaner Clock Synthesizer / Jitter Cleaner
Manufacturer IDT (Integrated Device Technology, Inc.) IDT (Integrated Device Technology, Inc.) IDT (Integrated Device Technology, Inc.) IDT (Integrated Device Technology, Inc.)
RoHS Details Details Details Details
Package / Case TSSOP-20 TSSOP-20 TSSOP-20 TSSOP-20
Height 1 mm 1 mm 1 mm 1 mm
Length 6.5 mm 6.5 mm 6.5 mm 6.5 mm
Factory Pack Quantity 2500 74 74 2500
Width 4.4 mm 4.4 mm 4.4 mm 4.4 mm
Packaging Reel Tube Tube Reel
Unit Weight - 0.006737 oz 0.006737 oz 0.006737 oz

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2116  1697  2925  46  2655  43  35  59  1  54 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号