EEWORLDEEWORLDEEWORLD

Part Number

Search

EBE10RD4AEFA-5C-E

Description
1GB Registered DDR2 SDRAM DIMM (128M words x 72 bits, 1 Rank)
Categorystorage    storage   
File Size154KB,22 Pages
ManufacturerELPIDA
Websitehttp://www.elpida.com/en
Environmental Compliance
Download Datasheet Parametric Compare View All

EBE10RD4AEFA-5C-E Overview

1GB Registered DDR2 SDRAM DIMM (128M words x 72 bits, 1 Rank)

EBE10RD4AEFA-5C-E Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerELPIDA
Parts packaging codeDIMM
package instructionDIMM, DIMM240,40
Contacts240
Reach Compliance Codeunknow
ECCN codeEAR99
access modeSINGLE BANK PAGE BURST
Maximum access time0.5 ns
Other featuresAUTO/SELF REFRESH
Maximum clock frequency (fCLK)267 MHz
I/O typeCOMMON
JESD-30 codeR-XDMA-N240
memory density9663676416 bi
Memory IC TypeDDR DRAM MODULE
memory width72
Number of functions1
Number of ports1
Number of terminals240
word count134217728 words
character code128000000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature
organize128MX72
Output characteristics3-STATE
Package body materialUNSPECIFIED
encapsulated codeDIMM
Encapsulate equivalent codeDIMM240,40
Package shapeRECTANGULAR
Package formMICROELECTRONIC ASSEMBLY
Peak Reflow Temperature (Celsius)260
power supply1.8 V
Certification statusNot Qualified
refresh cycle8192
self refreshYES
Maximum standby current0.7 A
Maximum slew rate6.25 mA
Maximum supply voltage (Vsup)1.9 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountNO
technologyCMOS
Temperature levelOTHER
Terminal formNO LEAD
Terminal pitch1 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
DATA SHEET
1GB Registered DDR2 SDRAM DIMM
EBE10RD4AEFA
(128M words
×
72 bits, 1 Rank)
Description
The EBE10RD4AEFA is a 128M words
×
72 bits, 1
rank DDR2 SDRAM Module, mounting 18 pieces of
DDR2 SDRAM sealed in FBGA (µBGA
) package.
Read and write operations are performed at the cross
points of the CK and the /CK. This high-speed data
transfer is realized by the 4bits prefetch-pipelined
architecture. Data strobe (DQS and /DQS) both for
read and write are available for high speed and reliable
data bus design. By setting extended mode register,
the on-chip Delay Locked Loop (DLL) can be set
enable or disable. This module provides high density
mounting without utilizing surface mount technology.
Decoupling capacitors are mounted beside each FBGA
(µBGA) on the module board.
Note: Do not push the components or drop the
modules in order to avoid mechanical defects,
which may result in electrical defects.
Features
240-pin socket type dual in line memory module
(DIMM)
PCB height: 30.0mm
Lead pitch: 1.0mm
Lead-free
Power supply: VDD, VDDQ
=
1.8V
±
0.1V
Data rate: 533Mbps/400Mbps (max.)
SSTL_18 compatible I/O
Double-data-rate architecture: two data transfers per
clock cycle
Bi-directional, data strobe (DQS and /DQS) is
transmitted /received with data, to be used in
capturing data at the receiver
DQS is edge aligned with data for READs; center
aligned with data for WRITEs
Differential clock inputs (CK and /CK)
DLL aligns DQ and DQS transitions with CK
transitions
Commands entered on each positive CK edge; data
referenced to both edges of DQS
Four internal banks for concurrent operation
(components)
Burst length: 4, 8
/CAS latency (CL): 3, 4, 5
Auto precharge option for each burst access
Auto refresh and self refresh modes
Average refresh period
7.8µs at 0°C
TC
≤ +85°C
3.9µs at
+85°C <
TC
≤ +95°C
Posted CAS by programmable additive latency for
better command and data bus efficiency
Off-Chip-Driver Impedance Adjustment and On-Die-
Termination for better signal quality
/DQS can be disabled for single-ended Data Strobe
operation
1 piece of PLL clock driver, 2 pieces of register driver
and 1 piece of serial EEPROM (2k bits EEPROM) for
Presence Detect (PD)
Document No. E0644E30 (Ver. 3.0)
Date Published April 2005 (K) Japan
Printed in Japan
URL: http://www.elpida.com
Elpida
Memory, Inc. 2005

EBE10RD4AEFA-5C-E Related Products

EBE10RD4AEFA-5C-E EBE10RD4AEFA
Description 1GB Registered DDR2 SDRAM DIMM (128M words x 72 bits, 1 Rank) 1GB Registered DDR2 SDRAM DIMM (128M words x 72 bits, 1 Rank)
Help! Emulator Driver
IAR for 8051 8.11 version, when using cc2530 emulator, the device manager shows that SmartRF04EB is successfully installed, but when debugging, the following error message appears. How to solve it? So...
evolywan 51mcu
[Fudan Micro FM33LC046N Review] + GPTIM breathing light
[i=s] This post was last edited by Just Call Me Ah Shen on 2021-2-25 23:37[/i]I powered on the Jlink and tested it as soon as I got it. I don't know if it was a problem with the Jlink firmware version...
叫我阿深就好 Domestic Chip Exchange
[Evaluation of domestic FPGA Gaoyun GW1N series development board]——(4) Serial port experiment
[i=s]This post was last edited by chg0823 on 2022-1-13 18:43[/i]1. Introduction Serial port is a common communication interface, which can be divided into synchronous serial interface and asynchronous...
chg0823 Domestic Chip Exchange
Design and implementation of optical wireless communication system based on Ethernet
Abstract: This paper introduces an optical wireless communication system based on Ethernet. The system is based on the high-performance Ethernet transceiver chip IP113, equipped with necessary periphe...
feifei RF/Wirelessly
Upload a LabVIEW8 registration machine to share with everyone
Very good strong suggestion...
lorant Test/Measurement

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2416  1926  1236  319  1406  49  39  25  7  29 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号