EEWORLDEEWORLDEEWORLD

Part Number

Search

NG80960JD-66

Description
32-BIT, 100 MHz, RISC PROCESSOR, PQFP132
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size642KB,77 Pages
ManufacturerIntel
Websitehttp://www.intel.com/
Download Datasheet Parametric View All

NG80960JD-66 Overview

32-BIT, 100 MHz, RISC PROCESSOR, PQFP132

NG80960JD-66 Parametric

Parameter NameAttribute value
MakerIntel
Parts packaging codeQFP
package instructionBQFP, SPQFP132,1.1SQ
Contacts132
Reach Compliance Codecompli
ECCN code3A991.A.2
Other featuresBURST BUS
Address bus width32
bit size32
boundary scanYES
maximum clock frequency33.3 MHz
External data bus width32
FormatFIXED POINT
Integrated cacheYES
JESD-30 codeS-PQFP-G132
length24.13 mm
low power modeYES
Number of terminals132
Package body materialPLASTIC/EPOXY
encapsulated codeBQFP
Encapsulate equivalent codeSPQFP132,1.1SQ
Package shapeSQUARE
Package formFLATPACK, BUMPER
power supply3.3,3.3/5 V
Certification statusNot Qualified
Maximum seat height4.57 mm
speed66 MHz
Maximum slew rate580 mA
Maximum supply voltage3.45 V
Minimum supply voltage3.15 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Terminal formGULL WING
Terminal pitch0.635 mm
Terminal locationQUAD
width24.13 mm
uPs/uCs/peripheral integrated circuit typeMICROPROCESSOR, RISC
80960JA/JF/JD/JT 3.3 V EMBEDDED
32-BIT MICROPROCESSOR
Advance Information Datasheet
Product Features
s
s
s
s
s
Pin/Code Compatible with all 80960Jx
Processors
High-Performance Embedded Architecture
—One Instruction/Clock Execution
—Core Clock Rate is:
80960JA/JF 1x the Bus Clock
80960JD 2x the Bus Clock
80960JT 3x the Bus Clock
—Load/Store Programming Model
—Sixteen 32-Bit Global Registers
—Sixteen 32-Bit Local Registers (8 sets)
—Nine Addressing Modes
—User/Supervisor Protection Model
Two-Way Set Associative Instruction
Cache
—80960JA - 2 Kbyte
—80960JF/JD - 4 Kbyte
—80960JT - 16 Kbyte
—Programmable Cache-Locking
Mechanism
Direct Mapped Data Cache
—80960JA - 1 Kbyte
—80960JF/JD - 2 Kbyte
—80960JT - 4 Kbyte
—Write Through Operation
On-Chip Stack Frame Cache
—Seven Register Sets Can Be Saved
—Automatic Allocation on Call/Return
—0-7 Frames Reserved for High-Priority
Interrupts
s
s
s
s
s
s
s
s
On-Chip Data RAM
—1 Kbyte Critical Variable Storage
—Single-Cycle Access
3.3 V Supply Voltage
—5 V Tolerant Inputs
—TTL Compatible Outputs
High Bandwidth Burst Bus
—32-Bit Multiplexed Address/Data
—Programmable Memory Configuration
—Selectable 8-, 16-, 32-Bit Bus Widths
—Supports Unaligned Accesses
—Big or Little Endian Byte Ordering
High-Speed Interrupt Controller
—31 Programmable Priorities
—Eight Maskable Pins plus NMI
—Up to 240 Vectors in Expanded Mode
Two On-Chip Timers
—Independent 32-Bit Counting
—Clock Prescaling by 1, 2, 4 or 8
—lnternal Interrupt Sources
Halt Mode for Low Power
IEEE 1149.1 (JTAG) Boundary Scan
Compatibility
Packages
—132-Lead Pin Grid Array (PGA)
—132-Lead Plastic Quad Flat Pack
(PQFP)
—196-Ball Mini Plastic Ball Grid Array
(MPBGA)
Notice:
This document contains information on products in the sampling and initial production
phases of development. The specifications are subject to change without notice. Verify with your
local Intel sales office that you have the latest datasheet before finalizing a design.
Order Number: 273159-001
March, 1998

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1989  1002  382  947  2288  41  21  8  20  47 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号