EEWORLDEEWORLDEEWORLD

Part Number

Search

74AUP2G32GF,115

Description
IC GATE OR 2CH 2-INP 8XSON
Categorylogic    logic   
File Size249KB,22 Pages
ManufacturerNexperia
Websitehttps://www.nexperia.com
Download Datasheet Parametric Compare View All

74AUP2G32GF,115 Overview

IC GATE OR 2CH 2-INP 8XSON

74AUP2G32GF,115 Parametric

Parameter NameAttribute value
Brand NameNexperia
MakerNexperia
Parts packaging codeSON
package instructionVSON,
Contacts8
Manufacturer packaging codeSOT1089
Reach Compliance Codecompliant
Samacsys Description74AUP2G32 - Low-power dual 2-input OR gate@en-us
seriesAUP/ULP/V
JESD-30 codeR-PDSO-N8
JESD-609 codee3
length1.35 mm
Logic integrated circuit typeOR GATE
Humidity sensitivity level1
Number of functions2
Number of entries2
Number of terminals8
Maximum operating temperature125 °C
Minimum operating temperature-40 °C
Package body materialPLASTIC/EPOXY
encapsulated codeVSON
Package shapeRECTANGULAR
Package formSMALL OUTLINE, VERY THIN PROFILE
propagation delay (tpd)23.7 ns
Maximum seat height0.5 mm
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)0.8 V
Nominal supply voltage (Vsup)1.1 V
surface mountYES
technologyCMOS
Temperature levelAUTOMOTIVE
Terminal surfaceTin (Sn)
Terminal formNO LEAD
Terminal pitch0.35 mm
Terminal locationDUAL
width1 mm
74AUP2G32
Rev. 8 — 3 July 2017
Low-power dual 2-input OR gate
Product data sheet
1
General description
The 74AUP2G32 provides dual 2-input OR function.
Schmitt trigger action at all inputs makes the circuit tolerant to slower input rise and fall
times across the entire V
CC
range from 0.8 V to 3.6 V.
This device ensures a very low static and dynamic power consumption across the entire
V
CC
range from 0.8 V to 3.6 V.
This device is fully specified for partial power-down applications using I
OFF
. The I
OFF
circuitry disables the output, preventing a damaging backflow current through the device
when it is powered down.
2
Features and benefits
Wide supply voltage range from 0.8 V to 3.6 V
High noise immunity
Complies with JEDEC standards:
JESD8-12 (0.8 V to 1.3 V)
JESD8-11 (0.9 V to 1.65 V)
JESD8-7 (1.2 V to 1.95 V)
JESD8-5 (1.8 V to 2.7 V)
JESD8-B (2.7 V to 3.6 V)
ESD protection:
HBM JESD22-A114F Class 3A exceeds 5000 V
MM JESD22-A115-A exceeds 200 V
CDM JESD22-C101E exceeds 1000 V
Low static power consumption; I
CC
= 0.9 μA (maximum)
Latch-up performance exceeds 100 mA per JESD 78 Class II
Inputs accept voltages up to 3.6 V
Low noise overshoot and undershoot < 10 % of V
CC
I
OFF
circuitry provides partial Power-down mode operation
Multiple package options
Specified from -40 °C to +85 °C and -40 °C to +125 °C

74AUP2G32GF,115 Related Products

74AUP2G32GF,115 74AUP2G32DC,125 74AUP2G32GD,125 74AUP2G32GXX 74AUP2G32GM,125 74AUP2G32GT,115
Description IC GATE OR 2CH 2-INP 8XSON IC GATE OR 2CH 2-INP 8VSSOP IC GATE OR 2CH 2-INP 8XSON IC GATE OR 2CH 2-INP 8X2SON IC GATE OR 2CH 2-INP 8XQFN
Brand Name Nexperia Nexperia Nexperia - Nexperia Nexperia
Maker Nexperia Nexperia Nexperia - Nexperia -
Parts packaging code SON SSOP SON - QFN SON
package instruction VSON, VSSOP, 3 X 2 MM, 0.50 MM HEIGHT, PLASTIC, SOT996-2, SON-8 - VQCCN, VSON,
Contacts 8 8 8 - 8 8
Manufacturer packaging code SOT1089 SOT765-1 SOT996-2 - SOT902-2 SOT833-1
Reach Compliance Code compliant compliant compliant - compliant compliant
series AUP/ULP/V AUP/ULP/V - - AUP/ULP/V AUP/ULP/V
JESD-30 code R-PDSO-N8 R-PDSO-G8 - - S-PQCC-N8 R-PDSO-N8
JESD-609 code e3 e4 - - e4 e3
length 1.35 mm 2.3 mm - - 1.6 mm 1.95 mm
Logic integrated circuit type OR GATE OR GATE - - OR GATE OR GATE
Humidity sensitivity level 1 1 - - 1 1
Number of functions 2 2 - - 2 2
Number of entries 2 2 - - 2 2
Number of terminals 8 8 - - 8 8
Maximum operating temperature 125 °C 125 °C - - 125 °C 125 °C
Minimum operating temperature -40 °C -40 °C - - -40 °C -40 °C
Package body material PLASTIC/EPOXY PLASTIC/EPOXY - - PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code VSON VSSOP - - VQCCN VSON
Package shape RECTANGULAR RECTANGULAR - - SQUARE RECTANGULAR
Package form SMALL OUTLINE, VERY THIN PROFILE SMALL OUTLINE, VERY THIN PROFILE, SHRINK PITCH - - CHIP CARRIER, VERY THIN PROFILE SMALL OUTLINE, VERY THIN PROFILE
propagation delay (tpd) 23.7 ns 23.7 ns - - 23.7 ns 23.7 ns
Maximum seat height 0.5 mm 1 mm - - 0.5 mm 0.5 mm
Maximum supply voltage (Vsup) 3.6 V 3.6 V - - 3.6 V 3.6 V
Minimum supply voltage (Vsup) 0.8 V 0.8 V - - 0.8 V 0.8 V
Nominal supply voltage (Vsup) 1.1 V 1.1 V - - 1.2 V 1.1 V
surface mount YES YES - - YES YES
technology CMOS CMOS - - CMOS CMOS
Temperature level AUTOMOTIVE AUTOMOTIVE - - AUTOMOTIVE AUTOMOTIVE
Terminal surface Tin (Sn) Nickel/Palladium/Gold (Ni/Pd/Au) - - Nickel/Palladium/Gold (Ni/Pd/Au) Tin (Sn)
Terminal form NO LEAD GULL WING - - NO LEAD NO LEAD
Terminal pitch 0.35 mm 0.5 mm - - 0.5 mm 0.5 mm
Terminal location DUAL DUAL - - QUAD DUAL
width 1 mm 2 mm - - 1.6 mm 1 mm

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2420  1135  2579  1655  2417  49  23  52  34  27 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号