EEWORLDEEWORLDEEWORLD

Part Number

Search

GTLP18T612MEAX

Description
IC UNIV BUS TXRX 18BIT 56SSOP
Categorysemiconductor    logic   
File Size103KB,10 Pages
ManufacturerON Semiconductor
Websitehttp://www.onsemi.cn
Environmental Compliance
Download Datasheet Parametric Compare View All

GTLP18T612MEAX Online Shopping

Suppliers Part Number Price MOQ In stock  
GTLP18T612MEAX - - View Buy Now

GTLP18T612MEAX Overview

IC UNIV BUS TXRX 18BIT 56SSOP

GTLP18T612MEAX Parametric

Parameter NameAttribute value
logical typeuniversal bus transceiver
Number of circuits18 bits
Current - output high, low24mA,24mA
Voltage - Power3.15 V ~ 3.45 V
Operating temperature-40°C ~ 85°C
Installation typesurface mount
Package/casing56-BSSOP (0.295", 7.50mm wide)
Supplier device packaging56-SSOP
GTLP18T612 18-Bit LVTTL/GTLP Universal Bus Transceiver
May 1999
Revised July 2002
GTLP18T612
18-Bit LVTTL/GTLP Universal Bus Transceiver
General Description
The GTLP18T612 is an 18-bit universal bus transceiver
which provides LVTTL to GTLP signal level translation. It
allows for transparent, latched and clocked modes of data
transfer. The device provides a high speed interface for
cards operating at LVTTL logic levels and a backplane
operating at GTLP logic levels. High speed backplane
operation is a direct result of GTLP’s reduced output swing
(
<
1V), reduced input threshold levels and output edge rate
control. The edge rate control minimizes bus settling time.
GTLP is a Fairchild Semiconductor derivative of the Gun-
ning Transistor logic (GTL) JEDEC standard JESD8-3.
Fairchild’s GTLP has internal edge-rate control and is Pro-
cess, Voltage, and Temperature (PVT) compensated. Its
function is similar to BTL or GTL but with different output
levels and receiver thresholds. GTLP output LOW level is
less than 0.5V, the output HIGH is 1.5V and the receiver
threshold is 1.0V.
Features
s
Bidirectional interface between GTLP and LVTTL logic
levels
s
Designed with edge rate control circuitry to reduce out-
put noise on the GTLP port
s
V
REF
pin provides external supply reference voltage for
receiver threshold adjustibility
s
Special PVT compensation circuitry to provide consis-
tent performance over variations of process, supply volt-
age and temperature
s
TTL compatible driver and control inputs
s
Designed using Fairchild advanced BiCMOS technology
s
Bushold data inputs on A port to eliminate the need for
external pull-up resistors for unused inputs
s
Power up/down and power off high impedance for live
insertion
s
Open drain on GTLP to support wired-or connection
s
Flow through pinout optimizes PCB layout
s
D-type flip-flop, latch and transparent data paths
s
A Port source/sink
24mA/
+
24mA
s
B Port sink
+
50mA
s
Also packaged in plastic Fine-Pitch Ball Grid Array
(FBGA)
Ordering Code:
Order Number
GTLP18T612G
(Note 1)(Note 2)
GTLP18T612MEA
(Note 2)
GTLP18T612MTD
(Note 2)
Package Number
BGA54A
MS56A
MTD56
Package Description
54-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide
56-Lead Shrink Small Outline Package (SSOP), JEDEC MO-118, 0.300" Wide
56-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide
Note 1:
Ordering code “G” indicates Trays.
Note 2:
Device also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering code.
© 2002 Fairchild Semiconductor Corporation
DS500169
www.fairchildsemi.com

GTLP18T612MEAX Related Products

GTLP18T612MEAX GTLP18T612MEA GTLP18T612MTD GTLP18T612MTDX
Description IC UNIV BUS TXRX 18BIT 56SSOP IC UNIV BUS TXRX 18BIT 56SSOP IC UNIV BUS TXRX 18BIT 56TSSOP IC UNIV BUS TXRX 18BIT 56TSSOP
logical type universal bus transceiver universal bus transceiver universal bus transceiver universal bus transceiver
Number of circuits 18 bits 18 bits 18 bits 18 bits
Current - output high, low 24mA,24mA 24mA,24mA 24mA,24mA 24mA,24mA
Voltage - Power 3.15 V ~ 3.45 V 3.15 V ~ 3.45 V 3.15 V ~ 3.45 V 3.15 V ~ 3.45 V
Operating temperature -40°C ~ 85°C -40°C ~ 85°C -40°C ~ 85°C -40°C ~ 85°C
Installation type surface mount surface mount surface mount surface mount
Package/casing 56-BSSOP (0.295", 7.50mm wide) 56-BSSOP (0.295", 7.50mm wide) 56-TFSOP (0.240", 6.10mm wide) 56-TFSOP (0.240", 6.10mm wide)
Supplier device packaging 56-SSOP 56-SSOP 56-TSSOP 56-TSSOP

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2752  1521  411  799  1562  56  31  9  17  32 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号