EEWORLDEEWORLDEEWORLD

Part Number

Search

74AHCT259D,118

Description
LATCH 8-INPUT NAND GATE
Categorylogic    logic   
File Size93KB,18 Pages
ManufacturerNXP
Websitehttps://www.nxp.com
Environmental Compliance
Download Datasheet Parametric Compare View All

74AHCT259D,118 Overview

LATCH 8-INPUT NAND GATE

74AHCT259D,118 Parametric

Parameter NameAttribute value
Brand NameNXP Semiconductor
Is it Rohs certified?conform to
MakerNXP
Parts packaging codeSOP
package instruction3.90 MM, PLASTIC, SOT-109-1, SO-16
Contacts16
Manufacturer packaging codeSOT109-1
Reach Compliance Codecompliant
Is SamacsysN
seriesAHCT/VHCT
JESD-30 codeR-PDSO-G16
JESD-609 codee4
length9.9 mm
Load capacitance (CL)50 pF
Logic integrated circuit typeD LATCH
MaximumI(ol)0.008 A
Humidity sensitivity level1
Number of digits1
Number of functions8
Number of terminals16
Maximum operating temperature125 °C
Minimum operating temperature-40 °C
Output polarityTRUE
Package body materialPLASTIC/EPOXY
encapsulated codeSOP
Encapsulate equivalent codeSOP16,.25
Package shapeRECTANGULAR
Package formSMALL OUTLINE
method of packingTAPE AND REEL
Peak Reflow Temperature (Celsius)260
power supply5 V
Prop。Delay @ Nom-Sup15.5 ns
propagation delay (tpd)12 ns
Certification statusNot Qualified
Maximum seat height1.75 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelAUTOMOTIVE
Terminal surfaceNickel/Palladium/Gold (Ni/Pd/Au)
Terminal formGULL WING
Terminal pitch1.27 mm
Terminal locationDUAL
Maximum time at peak reflow temperature30
Trigger typeLOW LEVEL
width3.9 mm
Base Number Matches1
74AHC259; 74AHCT259
8-bit addressable latch
Rev. 02 — 15 May 2008
Product data sheet
1. General description
The 74AHC259; 74AHCT259 is a high-speed Si-gate CMOS device and is pin compatible
with Low-power Schottky TTL (LSTTL). It is specified in compliance with JEDEC standard
No. 7-A.
The 74AHC259; 74AHCT259 is a high-speed 8-bit addressable latch designed for general
purpose storage applications in digital systems. It is a multifunctional device capable of
storing single-line data in eight addressable latches and providing a 3-to-8 decoder and
multiplexer function with active HIGH outputs (Q0 to Q7). It also incorporates an active
LOW common reset (MR) for resetting all latches as well as an active LOW enable input
(LE).
The 74AHC259; 74AHCT259 has four modes of operation:
In the addressable latch mode, data on the data line (D) is written into the addressed
latch. The addressed latch will follow the data input with all non-addressed latches
remaining in their previous states.
In the memory mode, all latches remain in their previous states and are unaffected by
the data or address inputs.
In the 3-to-8 decoding or demultiplexing mode, the addressed output follows the state
of the data input (D) with all other outputs in the LOW state.
In the reset mode, all outputs are LOW and unaffected by the address inputs
(A0 to A2) and data input (D).
When operating the 74AHC259; 74AHCT259 as an address latch, changing more than
one bit of the address could impose a transient-wrong address. Therefore, this should
only be done while in the memory mode.
2. Features
I
I
I
I
I
I
I
I
I
I
Balanced propagation delays
All inputs have Schmitt-trigger actions
Combines demultiplexer and 8-bit latch
Serial-to-parallel capability
Output from each storage bit available
Random (addressable) data entry
Easily expandable
Common reset input
Useful as a 3-to-8 active HIGH decoder
Inputs accept voltages higher than V
CC

74AHCT259D,118 Related Products

74AHCT259D,118 74AHC259PW,118
Description LATCH 8-INPUT NAND GATE LATCH 8-BIT ADDRSSBL LATCH
Is it Rohs certified? conform to conform to
Maker NXP NXP
Parts packaging code SOP TSSOP
package instruction 3.90 MM, PLASTIC, SOT-109-1, SO-16 4.40 MM, PLASTIC, SOT-403-1, TSSOP-16
Contacts 16 16
Reach Compliance Code compliant unknown
Is Samacsys N N
series AHCT/VHCT AHC
JESD-30 code R-PDSO-G16 R-PDSO-G16
JESD-609 code e4 e4
length 9.9 mm 5 mm
Load capacitance (CL) 50 pF 50 pF
Logic integrated circuit type D LATCH D LATCH
MaximumI(ol) 0.008 A 0.008 A
Humidity sensitivity level 1 1
Number of digits 1 1
Number of functions 8 8
Number of terminals 16 16
Maximum operating temperature 125 °C 125 °C
Minimum operating temperature -40 °C -40 °C
Output polarity TRUE TRUE
Package body material PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code SOP TSSOP
Encapsulate equivalent code SOP16,.25 TSSOP16,.25
Package shape RECTANGULAR RECTANGULAR
Package form SMALL OUTLINE SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
method of packing TAPE AND REEL TAPE AND REEL
Peak Reflow Temperature (Celsius) 260 260
power supply 5 V 2/5.5 V
Prop。Delay @ Nom-Sup 15.5 ns 12 ns
propagation delay (tpd) 12 ns 18.5 ns
Certification status Not Qualified Not Qualified
Maximum seat height 1.75 mm 1.1 mm
Maximum supply voltage (Vsup) 5.5 V 5.5 V
Minimum supply voltage (Vsup) 4.5 V 2 V
Nominal supply voltage (Vsup) 5 V 5 V
surface mount YES YES
technology CMOS CMOS
Temperature level AUTOMOTIVE AUTOMOTIVE
Terminal surface Nickel/Palladium/Gold (Ni/Pd/Au) Nickel/Palladium/Gold (Ni/Pd/Au)
Terminal form GULL WING GULL WING
Terminal pitch 1.27 mm 0.65 mm
Terminal location DUAL DUAL
Maximum time at peak reflow temperature 30 30
Trigger type LOW LEVEL LOW LEVEL
width 3.9 mm 4.4 mm
Base Number Matches 1 1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 94  78  613  2378  622  2  13  48  14  16 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号