EEWORLDEEWORLDEEWORLD

Part Number

Search

IS61LPS51236-200TQI

Description
Cache SRAM, 512KX36, 3.1ns, CMOS, PQFP100, TQFP-100
Categorystorage    storage   
File Size166KB,29 Pages
ManufacturerIntegrated Silicon Solution ( ISSI )
Download Datasheet Parametric View All

IS61LPS51236-200TQI Overview

Cache SRAM, 512KX36, 3.1ns, CMOS, PQFP100, TQFP-100

IS61LPS51236-200TQI Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerIntegrated Silicon Solution ( ISSI )
Parts packaging codeQFP
package instructionLQFP,
Contacts100
Reach Compliance Codecompliant
ECCN code3A991.B.2.A
Maximum access time3.1 ns
Other featuresPIPELINED ARCHITECTURE
JESD-30 codeR-PQFP-G100
JESD-609 codee0
length20 mm
memory density18874368 bit
Memory IC TypeCACHE SRAM
memory width36
Humidity sensitivity level3
Number of functions1
Number of terminals100
word count524288 words
character code512000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize512KX36
Package body materialPLASTIC/EPOXY
encapsulated codeLQFP
Package shapeRECTANGULAR
Package formFLATPACK, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum supply voltage (Vsup)3.465 V
Minimum supply voltage (Vsup)3.135 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTIN LEAD
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
width20 mm
Base Number Matches1
IS61VPS51236A IS61VPS102418A
IS61LPS51236A IS61LPS102418A
512K x 36, 1024K x 18
18Mb SYNCHRONOUS PIPELINED,
SINGLE CYCLE DESELECT STATIC RAM
ISSI
®
ADVANCE INFORMATION
DECEMBER 2002
FEATURES
• Internal self-timed write cycle
• Individual Byte Write Control and Global Write
• Clock controlled, registered address, data and
control
• Burst sequence control using MODE input
• Three chip enable option for simple depth
expansion and address pipelining
• Common data inputs and data outputs
• Auto Power-down during deselect
• Single cycle deselect
• Snooze MODE for reduced-power standby
• JTAG Boundary Scan for PBGA package
• Power Supply
LPS: V
DD
3.3V + 5%, V
DDQ
3.3V/2.5V + 5%
VPS: V
DD
2.5V + 5%, V
DDQ
2.5V + 5%
• JEDEC 100-Pin TQFP,
119-pin PBGA, and 165-pin PBGA package
DESCRIPTION
The
ISSI
IS61LPS/VPS51236A and IS61LPS/
VPS102418A are high-speed, low-power synchronous static
RAMs designed to provide burstable, high-performance memory
for communication and networking applications. The
IS61LPS/VPS51236A is organized as 524,288 words by 36
bits, and the IS61LPS/VPS102418A is organized as
1,048,576 words by 18 bits. Fabricated with
ISSI
's ad-
vanced CMOS technology, the device integrates a 2-bit
burst counter, high-speed SRAM core, and high-drive
capability outputs into a single monolithic circuit. All
synchronous inputs pass through registers controlled by
a positive-edge-triggered single clock input.
Write cycles are internally self-timed and are initiated by
the rising edge of the clock input. Write cycles can be one
to four bytes wide as controlled by the write control inputs.
Separate byte enables allow individual bytes to be written.
The byte write operation is performed by using the byte
write enable (BWE) input combined with one or more
individual byte write signals (BWx). In addition, Global
Write (GW) is available for writing all bytes at one time,
regardless of the byte write controls.
Bursts can be initiated with either
ADSP
(Address Status
Processor) or
ADSC
(Address Status Cache Controller)
input pins. Subsequent burst addresses can be generated
internally and controlled by the
ADV
(burst address
advance) input pin.
The mode pin is used to select the burst sequence order,
Linear burst is achieved when this pin is tied LOW.
Interleave burst is achieved when this pin is tied HIGH or
left floating.
FAST ACCESS TIME
Symbol
t
KQ
t
KC
Parameter
Clock Access Time
Cycle Time
Frequency
250
2.6
4
250
200
3.1
5
200
Units
ns
ns
MHz
This document contains ADVANCE INFORMATION data. ISSI reserves the right to make changes to its products at any time without notice in order to improve design and supply the best
possible product. We assume no responsibility for any errors which may appear in this publication. © Copyright 2001, Integrated Silicon Solution, Inc.
Integrated Silicon Solution, Inc. — 1-800-379-4774
ADVANCE INFORMATION Rev. 00A
12/17/02
1
How to convert the charge pump from positive to negative
I used MAX889 to make a forward-to-dual circuit. The input voltage is positive 5V, and the output is -4.8V. However, after powering an op amp, the output voltage drops to -4.3V. The power consumption ...
单片机菜菜 Power technology
High-speed rail failures
The high-speed rail broke down again. Sad....
whctx Talking
What is the biggest difference between running a microcontroller online at full speed and running it independently?
Could you please tell me what is the biggest difference between running the microcontroller at full speed during online debugging and running it independently without the adapter?The microcontroller u...
open82977352 MCU
Introduction to Automotive Electronics
Automotive electronics is a general term for vehicle body automotive electronic control devices and vehicle-mounted automotive electronic control devices. Vehicle body automotive electronic control de...
zhuxl Automotive Electronics
[Urgent] Looking for IC Fairchild's FAN6204 chip? ? ?
[size=5][color=blue][b]Does anyone know where I can get a sample of Fairchild's FAN6204 chip, which is a synchronous rectifier chip? [/b][/color][/size]...
37°男人 MCU
SD Card 2.0 Protocol.pdf
SD Card 2.0 Protocol.pdf...
zxopenljx FPGA/CPLD

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1518  1786  2808  2305  1279  31  36  57  47  26 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号