EEWORLDEEWORLDEEWORLD

Part Number

Search

ACS112HMSR

Description
AC SERIES, DUAL NEGATIVE EDGE TRIGGERED J-K FLIP-FLOP, COMPLEMENTARY OUTPUT, UUC16
File Size10KB,1 Pages
ManufacturerIntersil ( Renesas )
Websitehttp://www.intersil.com/cda/home/
Download Datasheet Compare View All

ACS112HMSR Overview

AC SERIES, DUAL NEGATIVE EDGE TRIGGERED J-K FLIP-FLOP, COMPLEMENTARY OUTPUT, UUC16

ACS112MS
January 1996
Radiation Hardened
Dual J-K Flip-Flop
Pinouts
16 PIN CERAMIC DUAL-IN-LINE
MIL-STD-1835, DESIGNATOR CDIP2-T16,
LEAD FINISH C
TOP VIEW
CP1 1
K1 2
J1 3
S1 4
Q1 5
Q1 6
Q2 7
GND 8
16 VCC
15 R1
14 R2
13 CP2
12 K2
11 J2
10 S2
9 Q2
Features
• Devices QML Qualified in Accordance with MIL-PRF-38535
• Detailed Electrical and Screening Requirements are Contained in
SMD# 5962-96704 and Intersil’sIntersil QM Plan
• 1.25 Micron Radiation Hardened SOS CMOS
• Total Dose . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . >300K RAD (Si)
• Single Event Upset (SEU) Immunity: <1 x 10
-10
Errors/Bit/Day
(Typ)
• SEU LET Threshold . . . . . . . . . . . . . . . . . . . . . . . >100 MEV-cm
2
/mg
• Dose Rate Upset . . . . . . . . . . . . . . . . >10
11
RAD (Si)/s, 20ns Pulse
• Dose Rate Survivability . . . . . . . . . . . >10
12
RAD (Si)/s, 20ns Pulse
• Latch-Up Free Under Any Conditions
• Military Temperature Range . . . . . . . . . . . . . . . . . . -55
o
C to +125
o
C
• Significant Power Reduction Compared to ALSTTL Logic
• DC Operating Voltage Range . . . . . . . . . . . . . . . . . . . . 4.5V to 5.5V
• Input Logic Levels
- VIL = 30% of VCC Max
- VIH = 70% of VCC Min
• Input Current
1µA at VOL, VOH
• Fast Propagation Delay . . . . . . . . . . . . . . . . 21ns (Max), 14ns (Typ)
16 PIN CERAMIC FLATPACK
MIL-STD-1835, DESIGNATOR CDFP4-F16,
LEAD FINISH C
TOP VIEW
CP1
K1
J1
S1
Q1
Q1
Q2
GND
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
VCC
R1
R2
CP2
K2
J2
S2
Q2
Description
The Intersil ACS112MS is a Radiation Hardened Dual J-K Flip-Flop with
Set and Reset. The output change states on the negative transition of
the clock (CP1N or CP2N).
The ACS112MS utilizes advanced CMOS/SOS technology to achieve
high-speed operation. This device is a member of the radiation hard-
ened, high-speed, CMOS/SOS Logic Family.
The ACS112MS is supplied in a 16 lead Ceramic Flatpack (K suffix) or a
Ceramic Dual-In-Line Package (D suffix).
Ordering Information
PART NUMBER
5962F9670401VEC
5962F9670401VXC
ACS112D/Sample
ACS112K/Sample
ACS112HMSR
TEMPERATURE RANGE
-55
o
C to +125
o
C
-55
o
C to +125
o
C
25
o
C
25
o
C
25
o
C
SCREENING LEVEL
MIL-PRF-38535 Class V
MIL-PRF-38535 Class V
Sample
Sample
Die
PACKAGE
16 Lead SBDIP
16 Lead Ceramic Flatpack
16 Lead SBDIP
16 Lead Ceramic Flatpack
Die
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
http://www.intersil.com or 407-727-9207
|
Copyright
©
Intersil Corporation 1999
Spec Number
File Number
1
518816
3571.1

ACS112HMSR Related Products

ACS112HMSR 5962F9670401VXC 5962F9670401VEC ACS112D ACS112K ACS112MS
Description AC SERIES, DUAL NEGATIVE EDGE TRIGGERED J-K FLIP-FLOP, COMPLEMENTARY OUTPUT, UUC16 AC SERIES, DUAL NEGATIVE EDGE TRIGGERED J-K FLIP-FLOP, COMPLEMENTARY OUTPUT, CDFP16 AC SERIES, DUAL NEGATIVE EDGE TRIGGERED J-K FLIP-FLOP, COMPLEMENTARY OUTPUT, CDIP16, CERAMIC, DIP-16 AC SERIES, DUAL NEGATIVE EDGE TRIGGERED J-K FLIP-FLOP, COMPLEMENTARY OUTPUT, CDFP16 AC SERIES, DUAL NEGATIVE EDGE TRIGGERED J-K FLIP-FLOP, COMPLEMENTARY OUTPUT, CDFP16 AC SERIES, DUAL NEGATIVE EDGE TRIGGERED J-K FLIP-FLOP, COMPLEMENTARY OUTPUT, CDFP16
Power supply design that achieves low leakage current while maintaining EMI performance
Power supply design that achieves low leakage current while maintaining EMI performance In AC-DC switching power supplies, the main source of leakage current is the Y-type capacitor. By using transfor...
破茧佼龙 Power technology
How engineers can relieve work stress
[size=3]It is generally acknowledged that engineers have high work pressure. As the [b][color=#800080]technology[/color][/b] update cycle shortens, the pressure is getting higher and higher. If you ar...
nanofamily FPGA/CPLD
Brief Discussion on the Development of Automation Instruments
Seeing the word "instrument", people will easily think of commonly used test instruments in laboratories such as ammeters, voltmeters, and oscilloscopes. This course is not about discussing these gene...
ybsell Industrial Control Electronics
One controller is 3.3v, use TLP521-4 optocoupler to convert to 24v
A controller has 5 wires, namely GND, two inputs, and two outputs. How to connect the input and output to the transistor side and diode side of the TLP521-4 optocoupler? Please give me the PCB schemat...
121hhhhhh PCB Design
【Uncle T's Library】Illustrated diagram of the structure of a four-wheel drive vehicle
[b] [p=24, null, left][color=rgb(86, 86, 86)][backcolor=rgb(237, 235, 235)][font=微软雅黑][size=14px]Book Title[url=https://download.eeworld.com.cn/detail/tyw/66387?src=1043][color=#0066cc]:《Four-wheel dr...
tyw Download Centre
How to use shared libraries?
Just like using LoadLibrary() to download a module in Windows and GetProcAddress() to get the function address in the module, is there any function or feature in VXWORKS that can achieve the same dyna...
csw20066 Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2500  961  2745  434  59  51  20  56  9  2 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号