EEWORLDEEWORLDEEWORLD

Part Number

Search

531FB555M000DG

Description
LVDS Output Clock Oscillator, 555MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531FB555M000DG Overview

LVDS Output Clock Oscillator, 555MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531FB555M000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency555 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVDS
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
CD4013 two-way frequency division circuit
[color=#333333][font="][size=14px]I want to use CD4013 to build a two-way frequency divider. Since there is no CD4013 in Pspice, I used CD4013B. However, it cannot be divided into two directions in th...
xuzhifanxyz Analogue and Mixed Signal
Timer 1 is used as a serial port baud rate generator, with a simple source program
I am currently using timer 1 to experiment with the AT89C51 serial port baud rate generator. The program is as follows: #include#define uchar unsigned char #define uint unsigned int uchar g_ucReceived...
quansheng Embedded System
Did you know? China Mobile makes a net profit of 300 million every day! ! ! ! ! (Reposted)
Yesterday, China Mobile released its interim report showing that its revenue and net profit maintained steady growth, but the growth rate declined significantly, ending the "double-digit" growth rate ...
征服 Talking
wince jvm jsp tomcat
Question 1: Can anyone recommend a free jvm for wince? I googled but couldn't find any free ones. Question 2: How does wince support jsp? I found that wince only supports asp. Question 3: Is there a s...
gonnago1 Embedded System
Post some pictures of the plane!
Today I accidentally saw the photos I had saved on my computer. It was a Russian plane. It was hit so badly but still made an emergency landing. The quality is indeed better than the domestic craftsma...
spj2007 Talking
Analysis - VERILOG rising edge detection expression
always @(posedge clk)begin wrsigbuf= wrsig;wrsigrise=(~wrsigbuf)wrsig;end says that when wrsig goes from 0 to 1, wrsigrise is 1The analysis is as follows:When wrsig is 0, wrsigbuf and wrsigrise are bo...
eeleader FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1255  2299  87  2651  1420  26  47  2  54  29 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号