EEWORLDEEWORLDEEWORLD

Part Number

Search

MK3732-08RTR

Description
Clock Generator, 70.656MHz, CMOS, PDSO20, 0.150 INCH, QSOP-20
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size59KB,4 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric Compare View All

MK3732-08RTR Overview

Clock Generator, 70.656MHz, CMOS, PDSO20, 0.150 INCH, QSOP-20

MK3732-08RTR Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerIDT (Integrated Device Technology)
Parts packaging codeQSOP
package instructionSSOP,
Contacts20
Reach Compliance Codenot_compliant
ECCN codeEAR99
JESD-30 codeR-PDSO-G20
JESD-609 codee0
length8.65 mm
Humidity sensitivity level1
Number of terminals20
Maximum operating temperature70 °C
Minimum operating temperature
Maximum output clock frequency70.656 MHz
Package body materialPLASTIC/EPOXY
encapsulated codeSSOP
Package shapeRECTANGULAR
Package formSMALL OUTLINE, SHRINK PITCH
Peak Reflow Temperature (Celsius)225
Master clock/crystal nominal frequency24.576 MHz
Certification statusNot Qualified
Maximum seat height1.75 mm
Maximum supply voltage3.46 V
Minimum supply voltage3.14 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn85Pb15)
Terminal formGULL WING
Terminal pitch0.635 mm
Terminal locationDUAL
Maximum time at peak reflow temperature30
width3.9 mm
uPs/uCs/peripheral integrated circuit typeCLOCK GENERATOR, OTHER
MK3732-08
ADSL Clock Source
Description
The MK3732-08 is a low cost, low jitter, high
performance VCXO and PLL clock synthesizer
designed to replace expensive discrete VCXOs and
multipliers. The on-chip Voltage Controlled Crystal
Oscillator (VCXO) accepts a 0 to 3.3 V input voltage to
cause the output clocks to vary by ±100 ppm. Using
ICS/MicroClock’s patented VCXO and analog/digital
Phase-Locked Loop (PLL) techniques, the device
uses an inexpensive 17.664 MHz or 24.576 MHz
pullable crystal input to produce one or two output
clocks.
ICS manufactures the largest variety of xDSL clock
synthesizers for all applications. Consult ICS to
eliminate VCXOs, crystals and oscillators from your
board.
Features
• Packaged in 20 pin SSOP (QSOP)
• Replaces a VCXO and oscillator
• Uses an inexpensive pullable crystal
• On-chip patented VCXO with pull range of
230 ppm (±115 ppm) minimum
• VCXO tuning voltage of 0 to 3.3 V
• Advanced, low power, sub-micron CMOS process
• 3.3V operating voltage
• Available in industrial temperature range
Block Diagram
VDD
GND
S2:S0
REFEN
PD
VIN
X1
3
Output
Buffer
Output
Buffer
CLK1
PLL/Clock
Synthesis
Circuitry
Voltage
Controlled
Crystal
Oscillator
CLK2
17.664 MHz
or 24.576 MHz
pullable
crystal
Output
Buffer
REF
X2
OE
MDS 3732-08 C
1
Revision 091201
Integrated Circuit Systems, Inc. • 525 Race Street • San Jose • CA • 95126 • (408) 295-9800 tel • (408) 295-9818 fax • www.icst.com

MK3732-08RTR Related Products

MK3732-08RTR MK3732-08RITR MK3732-08R
Description Clock Generator, 70.656MHz, CMOS, PDSO20, 0.150 INCH, QSOP-20 Clock Generator, 70.656MHz, CMOS, PDSO20, 0.150 INCH, QSOP-20 Clock Generator, 70.656MHz, CMOS, PDSO20, 0.150 INCH, QSOP-20
Is it lead-free? Contains lead Contains lead Contains lead
Is it Rohs certified? incompatible incompatible incompatible
Maker IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
Parts packaging code QSOP QSOP QSOP
package instruction SSOP, SSOP, SSOP,
Contacts 20 20 20
Reach Compliance Code not_compliant not_compliant not_compliant
ECCN code EAR99 EAR99 EAR99
JESD-30 code R-PDSO-G20 R-PDSO-G20 R-PDSO-G20
JESD-609 code e0 e0 e0
length 8.65 mm 8.65 mm 8.65 mm
Humidity sensitivity level 1 1 1
Number of terminals 20 20 20
Maximum operating temperature 70 °C 85 °C 70 °C
Maximum output clock frequency 70.656 MHz 70.656 MHz 70.656 MHz
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code SSOP SSOP SSOP
Package shape RECTANGULAR RECTANGULAR RECTANGULAR
Package form SMALL OUTLINE, SHRINK PITCH SMALL OUTLINE, SHRINK PITCH SMALL OUTLINE, SHRINK PITCH
Peak Reflow Temperature (Celsius) 225 225 225
Master clock/crystal nominal frequency 24.576 MHz 24.576 MHz 24.576 MHz
Certification status Not Qualified Not Qualified Not Qualified
Maximum seat height 1.75 mm 1.75 mm 1.75 mm
Maximum supply voltage 3.46 V 3.46 V 3.46 V
Minimum supply voltage 3.14 V 3.14 V 3.14 V
Nominal supply voltage 3.3 V 3.3 V 3.3 V
surface mount YES YES YES
technology CMOS CMOS CMOS
Temperature level COMMERCIAL INDUSTRIAL COMMERCIAL
Terminal surface Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15)
Terminal form GULL WING GULL WING GULL WING
Terminal pitch 0.635 mm 0.635 mm 0.635 mm
Terminal location DUAL DUAL DUAL
Maximum time at peak reflow temperature 30 30 30
width 3.9 mm 3.9 mm 3.9 mm
uPs/uCs/peripheral integrated circuit type CLOCK GENERATOR, OTHER CLOCK GENERATOR, OTHER CLOCK GENERATOR, OTHER

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2000  428  1134  2550  1953  41  9  23  52  40 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号