EEWORLDEEWORLDEEWORLD

Part Number

Search

IS61VPS102418-200B2

Description
Cache SRAM, 1MX18, 3.1ns, CMOS, PBGA119, 14 X 22 MM, PLASTIC, BGA-119
Categorystorage    storage   
File Size166KB,29 Pages
ManufacturerIntegrated Silicon Solution ( ISSI )
Download Datasheet Parametric View All

IS61VPS102418-200B2 Overview

Cache SRAM, 1MX18, 3.1ns, CMOS, PBGA119, 14 X 22 MM, PLASTIC, BGA-119

IS61VPS102418-200B2 Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerIntegrated Silicon Solution ( ISSI )
Parts packaging codeBGA
package instructionBGA,
Contacts119
Reach Compliance Codecompliant
ECCN code3A991.B.2.A
Maximum access time3.1 ns
Other featuresPIPELINED ARCHITECTURE
JESD-30 codeR-PBGA-B119
JESD-609 codee0
length22 mm
memory density18874368 bit
Memory IC TypeCACHE SRAM
memory width18
Humidity sensitivity level3
Number of functions1
Number of terminals119
word count1048576 words
character code1000000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize1MX18
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Package shapeRECTANGULAR
Package formGRID ARRAY
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Maximum seat height2.41 mm
Maximum supply voltage (Vsup)2.625 V
Minimum supply voltage (Vsup)2.375 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTIN LEAD
Terminal formBALL
Terminal pitch1.27 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width14 mm
IS61VPS51236A IS61VPS102418A
IS61LPS51236A IS61LPS102418A
512K x 36, 1024K x 18
18Mb SYNCHRONOUS PIPELINED,
SINGLE CYCLE DESELECT STATIC RAM
ISSI
®
ADVANCE INFORMATION
DECEMBER 2002
FEATURES
• Internal self-timed write cycle
• Individual Byte Write Control and Global Write
• Clock controlled, registered address, data and
control
• Burst sequence control using MODE input
• Three chip enable option for simple depth
expansion and address pipelining
• Common data inputs and data outputs
• Auto Power-down during deselect
• Single cycle deselect
• Snooze MODE for reduced-power standby
• JTAG Boundary Scan for PBGA package
• Power Supply
LPS: V
DD
3.3V + 5%, V
DDQ
3.3V/2.5V + 5%
VPS: V
DD
2.5V + 5%, V
DDQ
2.5V + 5%
• JEDEC 100-Pin TQFP,
119-pin PBGA, and 165-pin PBGA package
DESCRIPTION
The
ISSI
IS61LPS/VPS51236A and IS61LPS/
VPS102418A are high-speed, low-power synchronous static
RAMs designed to provide burstable, high-performance memory
for communication and networking applications. The
IS61LPS/VPS51236A is organized as 524,288 words by 36
bits, and the IS61LPS/VPS102418A is organized as
1,048,576 words by 18 bits. Fabricated with
ISSI
's ad-
vanced CMOS technology, the device integrates a 2-bit
burst counter, high-speed SRAM core, and high-drive
capability outputs into a single monolithic circuit. All
synchronous inputs pass through registers controlled by
a positive-edge-triggered single clock input.
Write cycles are internally self-timed and are initiated by
the rising edge of the clock input. Write cycles can be one
to four bytes wide as controlled by the write control inputs.
Separate byte enables allow individual bytes to be written.
The byte write operation is performed by using the byte
write enable (BWE) input combined with one or more
individual byte write signals (BWx). In addition, Global
Write (GW) is available for writing all bytes at one time,
regardless of the byte write controls.
Bursts can be initiated with either
ADSP
(Address Status
Processor) or
ADSC
(Address Status Cache Controller)
input pins. Subsequent burst addresses can be generated
internally and controlled by the
ADV
(burst address
advance) input pin.
The mode pin is used to select the burst sequence order,
Linear burst is achieved when this pin is tied LOW.
Interleave burst is achieved when this pin is tied HIGH or
left floating.
FAST ACCESS TIME
Symbol
t
KQ
t
KC
Parameter
Clock Access Time
Cycle Time
Frequency
250
2.6
4
250
200
3.1
5
200
Units
ns
ns
MHz
This document contains ADVANCE INFORMATION data. ISSI reserves the right to make changes to its products at any time without notice in order to improve design and supply the best
possible product. We assume no responsibility for any errors which may appear in this publication. © Copyright 2001, Integrated Silicon Solution, Inc.
Integrated Silicon Solution, Inc. — 1-800-379-4774
ADVANCE INFORMATION Rev. 00A
12/17/02
1
I want to use the MSP430 board to measure power.
Because I want to add the power measurement function to the work I made using the MSP430 board. I heard that the MSP430 has a power measurement function, but I don’t know how to use it? So I want to b...
takasi Microcontroller MCU
National Technology N32G032 Motor Control Board Hardware Usage Guide
The purpose of this document is to enable users to quickly become familiar with the N32G032 motor control board, understand the control board functions, instructions and precautions, so as to control ...
火辣西米秀 Domestic Chip Exchange
What is a Class D power amplifier?
Class D amplifiers are used to amplify pulsed (digital) signals, which are usually short-lived. Digital technology allows many samples of the input signal to be reproduced at the output (using a sampl...
火辣西米秀 Analogue and Mixed Signal
[TI's first low-power design competition] + DIY system functional block diagram
[TI's First Low Power Design Competition] + DIY System Functional Block DiagramModify the picture based on your own ideas and extract some resource pictures! Hardware Function Resources 1. Infrared Tr...
蓝雨夜 Microcontroller MCU
[EE Group] Super low price proximity sensor development kit group purchase successful!
Only 50 sets, first come first served!!!Tour start time:March 2714:00 Group link: https://www.eeworld.com.cn/eetuan/2012-EDOM/index.htmlEligibility· 1 : Download the following “ Design Reference ” doc...
EEWORLD社区 Sensor
Borrowing precious land to recruit DSP/ARM design talents
1. Bachelor degree in computer science, electronics or related majors 2. Familiar with TI DSP structure 3. Familiar with C and C++ 4. More than 1 year of TI DSP software development experience 5. High...
xiguangudu1988 ARM Technology

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2140  86  2208  809  2252  44  2  45  17  46 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号