EEWORLDEEWORLDEEWORLD

Part Number

Search

PPLD910-15

Description
OT PLD, 18ns, PAL-Type, CMOS, PDIP40, PLASTIC, DIP-40
CategoryProgrammable logic devices    Programmable logic   
File Size649KB,22 Pages
ManufacturerIntel
Websitehttp://www.intel.com/
Download Datasheet Parametric Compare View All

PPLD910-15 Overview

OT PLD, 18ns, PAL-Type, CMOS, PDIP40, PLASTIC, DIP-40

PPLD910-15 Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerIntel
Parts packaging codeDIP
package instructionDIP, DIP40,.6
Contacts40
Reach Compliance Codecompliant
Other featuresPAL WITH MACROCELLS; 24 MACROCELLS; 2 EXTERNAL CLOCKS; ASYNCHRONOUS CLOCKS
ArchitecturePAL-TYPE
maximum clock frequency45.4 MHz
JESD-30 codeR-PDIP-T40
JESD-609 codee0
length52.26 mm
Dedicated input times12
Number of I/O lines24
Number of entries36
Output times24
Number of product terms240
Number of terminals40
Maximum operating temperature70 °C
Minimum operating temperature
organize12 DEDICATED INPUTS, 24 I/O
Output functionMACROCELL
Package body materialPLASTIC/EPOXY
encapsulated codeDIP
Encapsulate equivalent codeDIP40,.6
Package shapeRECTANGULAR
Package formIN-LINE
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply5 V
Programmable logic typeOT PLD
propagation delay18 ns
Certification statusNot Qualified
Maximum seat height5.08 mm
Maximum supply voltage5.25 V
Minimum supply voltage4.75 V
Nominal supply voltage5 V
surface mountNO
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formTHROUGH-HOLE
Terminal pitch2.54 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
width15.24 mm

PPLD910-15 Related Products

PPLD910-15 PPLD910-25 DPLD910-25 DPLD910-12 DPLD910-15 PPLD910-12 NPLD910-25 NPLD910-15
Description OT PLD, 18ns, PAL-Type, CMOS, PDIP40, PLASTIC, DIP-40 OT PLD, 28ns, PAL-Type, CMOS, PDIP40, PLASTIC, DIP-40 UV PLD, 28ns, PAL-Type, CMOS, CDIP40, WINDOWED, CERDIP-40 UV PLD, 15ns, PAL-Type, CMOS, CDIP40, WINDOWED, CERDIP-40 UV PLD, 18ns, PAL-Type, CMOS, CDIP40, WINDOWED, CERDIP-40 OT PLD, 15ns, PAL-Type, CMOS, PDIP40, PLASTIC, DIP-40 OT PLD, 28ns, PAL-Type, CMOS, PQCC44, PLASTIC, LCC-44 OT PLD, 18ns, PAL-Type, CMOS, PQCC44, PLASTIC, LCC-44
Is it Rohs certified? incompatible incompatible incompatible incompatible incompatible incompatible incompatible incompatible
Maker Intel Intel Intel Intel Intel Intel Intel Intel
Parts packaging code DIP DIP DIP DIP DIP DIP LCC LCC
package instruction DIP, DIP40,.6 DIP, DIP40,.6 WDIP, DIP40,.6 WDIP, DIP40,.6 WDIP, DIP40,.6 DIP, DIP40,.6 QCCJ, LDCC44,.7SQ QCCJ, LDCC44,.7SQ
Contacts 40 40 40 40 40 40 44 44
Reach Compliance Code compliant unknown compliant compliant compliant compliant unknown compliant
Other features PAL WITH MACROCELLS; 24 MACROCELLS; 2 EXTERNAL CLOCKS; ASYNCHRONOUS CLOCKS PAL WITH MACROCELLS; 24 MACROCELLS; 2 EXTERNAL CLOCKS; ASYNCHRONOUS CLOCKS PAL WITH MACROCELLS; 24 MACROCELLS; 2 EXTERNAL CLOCKS; ASYNCHRONOUS CLOCKS PAL WITH MACROCELLS; 24 MACROCELLS; 2 EXTERNAL CLOCKS; ASYNCHRONOUS CLOCKS PAL WITH MACROCELLS; 24 MACROCELLS; 2 EXTERNAL CLOCKS; ASYNCHRONOUS CLOCKS PAL WITH MACROCELLS; 24 MACROCELLS; 2 EXTERNAL CLOCKS; ASYNCHRONOUS CLOCKS PAL WITH MACROCELLS; 24 MACROCELLS; 2 EXTERNAL CLOCKS; ASYNCHRONOUS CLOCKS PAL WITH MACROCELLS; 24 MACROCELLS; 2 EXTERNAL CLOCKS; ASYNCHRONOUS CLOCKS
Architecture PAL-TYPE PAL-TYPE PAL-TYPE PAL-TYPE PAL-TYPE PAL-TYPE PAL-TYPE PAL-TYPE
maximum clock frequency 45.4 MHz 27.7 MHz 27.7 MHz 52.6 MHz 45.4 MHz 52.6 MHz 27.7 MHz 45.4 MHz
JESD-30 code R-PDIP-T40 R-PDIP-T40 R-GDIP-T40 R-GDIP-T40 R-GDIP-T40 R-PDIP-T40 S-PQCC-J44 S-PQCC-J44
JESD-609 code e0 e0 e0 e0 e0 e0 e0 e0
length 52.26 mm 52.26 mm 52.325 mm 52.325 mm 52.325 mm 52.26 mm 16.5862 mm 16.5862 mm
Dedicated input times 12 12 12 12 12 12 12 12
Number of I/O lines 24 24 24 24 24 24 24 24
Number of entries 36 36 36 36 36 36 36 36
Output times 24 24 24 24 24 24 24 24
Number of product terms 240 240 240 240 240 240 240 240
Number of terminals 40 40 40 40 40 40 44 44
Maximum operating temperature 70 °C 70 °C 70 °C 70 °C 70 °C 70 °C 70 °C 70 °C
organize 12 DEDICATED INPUTS, 24 I/O 12 DEDICATED INPUTS, 24 I/O 12 DEDICATED INPUTS, 24 I/O 12 DEDICATED INPUTS, 24 I/O 12 DEDICATED INPUTS, 24 I/O 12 DEDICATED INPUTS, 24 I/O 12 DEDICATED INPUTS, 24 I/O 12 DEDICATED INPUTS, 24 I/O
Output function MACROCELL MACROCELL MACROCELL MACROCELL MACROCELL MACROCELL MACROCELL MACROCELL
Package body material PLASTIC/EPOXY PLASTIC/EPOXY CERAMIC, GLASS-SEALED CERAMIC, GLASS-SEALED CERAMIC, GLASS-SEALED PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code DIP DIP WDIP WDIP WDIP DIP QCCJ QCCJ
Encapsulate equivalent code DIP40,.6 DIP40,.6 DIP40,.6 DIP40,.6 DIP40,.6 DIP40,.6 LDCC44,.7SQ LDCC44,.7SQ
Package shape RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR SQUARE SQUARE
Package form IN-LINE IN-LINE IN-LINE, WINDOW IN-LINE, WINDOW IN-LINE, WINDOW IN-LINE CHIP CARRIER CHIP CARRIER
Peak Reflow Temperature (Celsius) NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
power supply 5 V 5 V 5 V 5 V 5 V 5 V 5 V 5 V
Programmable logic type OT PLD OT PLD UV PLD UV PLD UV PLD OT PLD OT PLD OT PLD
propagation delay 18 ns 28 ns 28 ns 15 ns 18 ns 15 ns 28 ns 18 ns
Certification status Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
Maximum seat height 5.08 mm 5.08 mm 5.72 mm 5.72 mm 5.72 mm 5.08 mm 4.57 mm 4.57 mm
Maximum supply voltage 5.25 V 5.25 V 5.25 V 5.25 V 5.25 V 5.25 V 5.25 V 5.25 V
Minimum supply voltage 4.75 V 4.75 V 4.75 V 4.75 V 4.75 V 4.75 V 4.75 V 4.75 V
Nominal supply voltage 5 V 5 V 5 V 5 V 5 V 5 V 5 V 5 V
surface mount NO NO NO NO NO NO YES YES
technology CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS
Temperature level COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL
Terminal surface Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb)
Terminal form THROUGH-HOLE THROUGH-HOLE THROUGH-HOLE THROUGH-HOLE THROUGH-HOLE THROUGH-HOLE J BEND J BEND
Terminal pitch 2.54 mm 2.54 mm 2.54 mm 2.54 mm 2.54 mm 2.54 mm 1.27 mm 1.27 mm
Terminal location DUAL DUAL DUAL DUAL DUAL DUAL QUAD QUAD
Maximum time at peak reflow temperature NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
width 15.24 mm 15.24 mm 15.24 mm 15.24 mm 15.24 mm 15.24 mm 16.5862 mm 16.5862 mm

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 939  1079  1753  2239  2023  19  22  36  46  41 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号