EEWORLDEEWORLDEEWORLD

Part Number

Search

CY62127DV30LL-70BVXIT

Description
Standard SRAM, 64KX16, 70ns, CMOS, PBGA48, 6 X 8 MM, 1 MM HEIGHT, LEAD FREE, VFBGA-48
Categorystorage    storage   
File Size534KB,11 Pages
ManufacturerCypress Semiconductor
Download Datasheet Parametric Compare View All

CY62127DV30LL-70BVXIT Overview

Standard SRAM, 64KX16, 70ns, CMOS, PBGA48, 6 X 8 MM, 1 MM HEIGHT, LEAD FREE, VFBGA-48

CY62127DV30LL-70BVXIT Parametric

Parameter NameAttribute value
MakerCypress Semiconductor
Parts packaging codeBGA
package instructionVFBGA,
Contacts48
Reach Compliance Codeunknown
ECCN codeEAR99
Maximum access time70 ns
JESD-30 codeR-PBGA-B48
JESD-609 codee1
length8 mm
memory density1048576 bit
Memory IC TypeSTANDARD SRAM
memory width16
Number of functions1
Number of terminals48
word count65536 words
character code64000
Operating modeASYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize64KX16
Package body materialPLASTIC/EPOXY
encapsulated codeVFBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, VERY THIN PROFILE, FINE PITCH
Parallel/SerialPARALLEL
Certification statusNot Qualified
Maximum seat height1 mm
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)2.2 V
Nominal supply voltage (Vsup)3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTIN SILVER COPPER
Terminal formBALL
Terminal pitch0.75 mm
Terminal locationBOTTOM
width6 mm
CY62127DV30
1-Mb (64K x 16) Static RAM
Features
• Temperature Ranges
— Industrial: –40°C to 85°C
— Automotive: –40°C to 125°C
• Very high speed: 45 ns
• Wide voltage range: 2.2V to 3.6V
• Pin compatible with CY62127BV
• Ultra-low active power
— Typical active current: 0.85 mA @ f = 1 MHz
— Typical active current: 5 mA @ f = f
MAX
• Ultra-low standby power
• Easy memory expansion with CE and OE features
• Automatic power-down when deselected
• Available in Pb-Free and non Pb-Free 48-ball FBGA and
a 44-lead TSOP Type II packages
portable applications such as cellular telephones. The device
also has an automatic power-down feature that significantly
reduces power consumption by 90% when addresses are not
toggling. The device can be put into standby mode reducing
power consumption by more than 99% when deselected (CE
HIGH or both BHE and BLE are HIGH). The input/output pins
(I/O
0
through I/O
15
) are placed in a high-impedance state
when: deselected (CE HIGH), outputs are disabled (OE
HIGH), both Byte High Enable and Byte Low Enable are
disabled (BHE, BLE HIGH) or during a write operation (CE
LOW and WE LOW).
Writing to the device is accomplished by taking Chip Enable
(CE) and Write Enable (WE) inputs LOW. If Byte Low Enable
(BLE) is LOW, then data from I/O pins (I/O
0
through I/O
7
), is
written into the location specified on the address pins (A
0
through A
15
). If Byte High Enable (BHE) is LOW, then data
from I/O pins (I/O
8
through I/O
15
) is written into the location
specified on the address pins (A
0
through A
15
).
Reading from the device is accomplished by taking Chip
Enable (CE) and Output Enable (OE) LOW while forcing the
Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW,
then data from the memory location specified by the address
pins will appear on I/O
0
to I/O
7
. If Byte High Enable (BHE) is
LOW, then data from memory will appear on I/O
8
to I/O
15
. See
the truth table at the back of this data sheet for a complete
description of read and write modes
.
Functional Description
[1]
The CY62127DV30 is a high-performance CMOS static RAM
organized as 64K words by 16 bits. This device features
advanced circuit design to provide ultra-low active current.
This is ideal for providing More Battery Life™ (MoBL
®
) in
Logic Block Diagram
DATA IN DRIVERS
A
10
A
9
A
8
A
7
A
6
A
5
A
4
A
3
A
2
A
1
A
0
10
ROW DECODER
64K x 16
RAM Array
2048 x 512
SENSE AMPS
I/O
0
–I/O
7
I/O
8
–I/O
15
COLUMN DECODER
BHE
WE
CE
OE
BLE
CE
BHE
BLE
A
11
Pow -Down
er
Circuit
Note:
1. For best-practice recommendations, please refer to the Cypress application note “System Design Guidelines” on http://www.cypress.com.
A
12
A
13
A
14
A
15
Cypress Semiconductor Corporation
Document #: 38-05229 Rev. *H
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised June 19, 2006

CY62127DV30LL-70BVXIT Related Products

CY62127DV30LL-70BVXIT CY62127DV30LL-55ZIT CY62127DV30L-70BVIT CY62127DV30LL-45ZXIT CY62127DV30L-70ZIT CY62127DV30L-55ZXIT CY62127DV30LL-45BVXIT CY62127DV30LL-55BVIT CY62127DV30L-70ZI CY62127DV30LL-70ZXIT
Description Standard SRAM, 64KX16, 70ns, CMOS, PBGA48, 6 X 8 MM, 1 MM HEIGHT, LEAD FREE, VFBGA-48 Standard SRAM, 64KX16, 55ns, CMOS, PDSO44, TSOP2-44 Standard SRAM, 64KX16, 70ns, CMOS, PBGA48, 6 X 8 MM, 1 MM HEIGHT, VFBGA-48 Standard SRAM, 64KX16, 45ns, CMOS, PDSO44, LEAD FREE, TSOP2-44 Standard SRAM, 64KX16, 70ns, CMOS, PDSO44, TSOP2-44 Standard SRAM, 64KX16, 55ns, CMOS, PDSO44, LEAD FREE, TSOP2-44 Standard SRAM, 64KX16, 45ns, CMOS, PBGA48, 6 X 8 MM, 1 MM HEIGHT, LEAD FREE, VFBGA-48 Standard SRAM, 64KX16, 55ns, CMOS, PBGA48, 6 X 8 MM, 1 MM HEIGHT, VFBGA-48 Standard SRAM, 64KX16, 70ns, CMOS, PDSO44, TSOP2-44 Standard SRAM, 64KX16, 70ns, CMOS, PDSO44, LEAD FREE, TSOP2-44
Parts packaging code BGA TSOP2 BGA TSOP2 TSOP2 TSOP2 BGA BGA TSOP2 TSOP2
package instruction VFBGA, TSOP2, VFBGA, TSOP2, TSOP2, TSOP2, VFBGA, VFBGA, TSOP2-44 TSOP2,
Contacts 48 44 48 44 44 44 48 48 44 44
Reach Compliance Code unknown unknown unknown unknown unknown unknown unknown unknown not_compliant unknown
ECCN code EAR99 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99
Maximum access time 70 ns 55 ns 70 ns 45 ns 70 ns 55 ns 45 ns 55 ns 70 ns 70 ns
JESD-30 code R-PBGA-B48 R-PDSO-G44 R-PBGA-B48 R-PDSO-G44 R-PDSO-G44 R-PDSO-G44 R-PBGA-B48 R-PBGA-B48 R-PDSO-G44 R-PDSO-G44
length 8 mm 18.415 mm 8 mm 18.415 mm 18.415 mm 18.415 mm 8 mm 8 mm 18.415 mm 18.415 mm
memory density 1048576 bit 1048576 bit 1048576 bit 1048576 bit 1048576 bit 1048576 bit 1048576 bit 1048576 bit 1048576 bit 1048576 bit
Memory IC Type STANDARD SRAM STANDARD SRAM STANDARD SRAM STANDARD SRAM STANDARD SRAM STANDARD SRAM STANDARD SRAM STANDARD SRAM STANDARD SRAM STANDARD SRAM
memory width 16 16 16 16 16 16 16 16 16 16
Number of functions 1 1 1 1 1 1 1 1 1 1
Number of terminals 48 44 48 44 44 44 48 48 44 44
word count 65536 words 65536 words 65536 words 65536 words 65536 words 65536 words 65536 words 65536 words 65536 words 65536 words
character code 64000 64000 64000 64000 64000 64000 64000 64000 64000 64000
Operating mode ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS
Maximum operating temperature 85 °C 85 °C 85 °C 85 °C 85 °C 85 °C 85 °C 85 °C 85 °C 85 °C
Minimum operating temperature -40 °C -40 °C -40 °C -40 °C -40 °C -40 °C -40 °C -40 °C -40 °C -40 °C
organize 64KX16 64KX16 64KX16 64KX16 64KX16 64KX16 64KX16 64KX16 64KX16 64KX16
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code VFBGA TSOP2 VFBGA TSOP2 TSOP2 TSOP2 VFBGA VFBGA TSOP2 TSOP2
Package shape RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
Package form GRID ARRAY, VERY THIN PROFILE, FINE PITCH SMALL OUTLINE, THIN PROFILE GRID ARRAY, VERY THIN PROFILE, FINE PITCH SMALL OUTLINE, THIN PROFILE SMALL OUTLINE, THIN PROFILE SMALL OUTLINE, THIN PROFILE GRID ARRAY, VERY THIN PROFILE, FINE PITCH GRID ARRAY, VERY THIN PROFILE, FINE PITCH SMALL OUTLINE, THIN PROFILE SMALL OUTLINE, THIN PROFILE
Parallel/Serial PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL
Certification status Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
Maximum seat height 1 mm 1.194 mm 1 mm 1.194 mm 1.194 mm 1.194 mm 1 mm 1 mm 1.194 mm 1.194 mm
Maximum supply voltage (Vsup) 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V
Minimum supply voltage (Vsup) 2.2 V 2.2 V 2.2 V 2.2 V 2.2 V 2.2 V 2.2 V 2.2 V 2.2 V 2.2 V
Nominal supply voltage (Vsup) 3 V 3 V 3 V 3 V 3 V 3 V 3 V 3 V 3 V 3 V
surface mount YES YES YES YES YES YES YES YES YES YES
technology CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS
Temperature level INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL
Terminal form BALL GULL WING BALL GULL WING GULL WING GULL WING BALL BALL GULL WING GULL WING
Terminal pitch 0.75 mm 0.8 mm 0.75 mm 0.8 mm 0.8 mm 0.8 mm 0.75 mm 0.75 mm 0.8 mm 0.8 mm
Terminal location BOTTOM DUAL BOTTOM DUAL DUAL DUAL BOTTOM BOTTOM DUAL DUAL
width 6 mm 10.16 mm 6 mm 10.16 mm 10.16 mm 10.16 mm 6 mm 6 mm 10.16 mm 10.16 mm
Maker Cypress Semiconductor Cypress Semiconductor Cypress Semiconductor - - - Cypress Semiconductor Cypress Semiconductor Cypress Semiconductor Cypress Semiconductor
JESD-609 code e1 - e0 e3/e4 e0 e3/e4 e1 e0 e0 e3/e4
Terminal surface TIN SILVER COPPER - TIN LEAD TIN/NICKEL PALLADIUM GOLD TIN LEAD TIN/NICKEL PALLADIUM GOLD TIN SILVER COPPER TIN LEAD Tin/Lead (Sn/Pb) TIN/NICKEL PALLADIUM GOLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1052  449  2409  187  2107  22  10  49  4  43 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号