EEWORLDEEWORLDEEWORLD

Part Number

Search

XC73144-7PQ160C

Description
144-Macrocell CMOS EPLD
CategoryProgrammable logic devices    Programmable logic   
File Size72KB,11 Pages
ManufacturerXILINX
Websitehttps://www.xilinx.com/
Download Datasheet Parametric Compare View All

XC73144-7PQ160C Overview

144-Macrocell CMOS EPLD

XC73144-7PQ160C Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerXILINX
Parts packaging codeQFP
package instructionPLASTIC, QFP-160
Contacts160
Reach Compliance Code_compli
Other features144 MACROCELLS; CONFIGURABLE I/O OPERATION-3.3V OR 5V; 3 EXTERNAL CLOCKS; 276 FLIP-FLOPS
maximum clock frequency83.3 MHz
In-system programmableNO
JESD-30 codeS-PQFP-G160
JESD-609 codee0
JTAG BSTNO
length28 mm
Humidity sensitivity level3
Dedicated input times12
Number of I/O lines110
Number of macro cells144
Number of terminals160
Maximum operating temperature70 °C
Minimum operating temperature
organize12 DEDICATED INPUTS, 110 I/O
Output functionMACROCELL
Package body materialPLASTIC/EPOXY
encapsulated codeQFP
Encapsulate equivalent codeQFP160,1.2SQ
Package shapeSQUARE
Package formFLATPACK
power supply3.3/5,5 V
Programmable logic typeOT PLD
propagation delay18 ns
Certification statusNot Qualified
Maximum seat height4.1 mm
Maximum supply voltage5.25 V
Minimum supply voltage4.75 V
Nominal supply voltage5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn85Pb15)
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationQUAD
width28 mm
®
XC73144
144-Macrocell CMOS EPLD
Product Specifications
Features
• High-Performance EPLD
– 7.5 ns pin-to-pin speed on all fast inputs
– 100 MHz maximum clock frequency
• Advanced Dual-Block architecture
– Four Fast Function Blocks
– Twelve High-Density Function Blocks
• 100% interconnect matrix
• High-Speed arithmetic carry network
– 1 ns ripple-carry delay per bit
– 43 MHz 16-bit accumulators
• 144 Macrocells with programmable I/O architecture
• Up to 132 inputs programmable as direct, latched, or
registered
• All outputs with 24 mA drive
• 3.3 V or 5 V I/O operation
• Meets JEDEC Standard (8-1A) for 3.3 V
±
0.3 V
• Power management options
• Multiple security bits for design protection
• 160-pin plastic quad flat pack and 225-pin ball-grid-
array packages
• 100% PCI compliant
• Programmable slew rate
• Programmable ground control
The Universal Interconnect Matrix connects the Function
Blocks to each other and to all input pins, providing 100%
connectivity between the Function Blocks. This allows
logic functions to be mapped into the Function Blocks and
interconnected without routing restrictions.
The XC73144 is designed in a 0.8
µ
CMOS EPROM tech-
nology.
In addition, the XC73144 includes a programmable power
management feature to specify high-performance or low-
power operation on an individual Macrocell-by-Macrocell
basis. Unused Macrocells are automatically turned off to
minimize power dissipation. Designers can operate
speed-critical paths at maximum performance, while non-
critical paths dissipate less power.
Xilinx development software (XEPLD) supports all mem-
bers of XC7300 family. The designer can create, imple-
ment, and verify digital logic circuits for EPLD devices
using the Xilinx XEPLD Development System. Designs
can be represented as schematics consisting of XEPLD
library components, as behavioral descriptions, or as a
mixture of both. The XEPLD translator automatically per-
forms logic optimization, collapsing, mapping and routing
without user intervention. After compiling the design,
XEPLD translator produces documentation for design
analysis and creates a programming file to configure the
device.
The following lists some of the XEPLD Development Sys-
tem features.
• Familiar design approach similar to TTL and PLD
techniques
• Converts netlist to fuse map in minutes using a 386/
486 PC or workstation platform
• Interfaces to standard third-party CAE schematics,
simulation tools, and behavioral languages
• Timing simulation using Viewsim, OrCAD VST, Mentor,
LMC and other tools compatible with the Xilinx Netlist
Format (XNF)
General Description
The XC73144 is a member of the Xilinx Dual-Block EPLD
family. It consists of four Fast Function Blocks and twelve
High-Density Function Blocks interconnected by a central
Universal Interconnect Matrix (UIM).
The sixteen Function Blocks in the XC73144 are PAL-like
structures, complete with programmable product term
arrays and programmable multilevel Macrocells. Each
Function Block receives 24 inputs, contains nine Macro-
cells configurable for registered or combinatorial logic and
produces nine outputs which feedback to the UIM and
output pins.
2-65
This document was created with FrameMaker 4 0 2

XC73144-7PQ160C Related Products

XC73144-7PQ160C XC73144-10 XC73144-12 XC73144-15 XC73144-7 XC73144
Description 144-Macrocell CMOS EPLD 144-Macrocell CMOS EPLD 144-Macrocell CMOS EPLD 144-Macrocell CMOS EPLD 144-Macrocell CMOS EPLD 144-Macrocell CMOS EPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 911  2697  371  252  5  19  55  8  6  1 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号