EEWORLDEEWORLDEEWORLD

Part Number

Search

IS49NLS18320-25BI

Description
dram 576mbit x18 separate I/O 400mhz leaded IT
Categorysemiconductor    Other integrated circuit (IC)   
File Size520KB,34 Pages
ManufacturerAll Sensors
Download Datasheet Parametric Compare View All

IS49NLS18320-25BI Online Shopping

Suppliers Part Number Price MOQ In stock  
IS49NLS18320-25BI - - View Buy Now

IS49NLS18320-25BI Overview

dram 576mbit x18 separate I/O 400mhz leaded IT

IS49NLS18320-25BI Parametric

Parameter NameAttribute value
ManufactureISSI
Product CategoryDRAM
RoHSN
Data Bus Width18 bi
Organizati32 M x 18
Package / CaseBGA-144
Memory Size576 Mbi
Maximum Clock Frequency400 MHz
Access Time2.5 ns
Supply Voltage - Max1.9 V
Supply Voltage - Mi1.7 V
Maximum Operating Curre408 mA
Maximum Operating Temperature+ 85 C
PackagingTray
Minimum Operating Temperature- 40 C
Mounting StyleSMD/SMT
Factory Pack Quantity104
IS49NLS96400,IS49NLS18320
576Mb (x9, x18) Separate I/O RLDRAM
®
2 Memory
DECEMBER 2012
FEATURES
400MHz DDR operation (800Mb/s/pin data rate)
14.4 Gb/s peak bandwidth (x18 Separate I/O at 400
MHz clock frequency)
Reduced cycle time (15ns at 400MHz)
32ms refresh (16K refresh for each bank; 128K
refresh command must be issued in total each 32ms)
8 internal banks
Non-multiplexed addresses (address multiplexing
option available)
SRAM-type interface
Programmable READ latency (RL), row cycle time,
and burst sequence length
Balanced READ and WRITE latencies in order to
optimize data bus utilization
Data mask signals (DM) to mask signal of WRITE
data; DM is sampled on both edges of DK.
Differential input clocks (CK, CK#)
Differential input data clocks (DKx, DKx#)
On-die DLL generates CK edge-aligned data and
output data clock signals
Data valid signal (QVLD)
HSTL I/O (1.5V or 1.8V nominal)
25-60Ω matched impedance outputs
2.5V V
EXT
, 1.8V V
DD
, 1.5V or 1.8V V
DDQ
I/O
On-die termination (ODT) R
TT
IEEE 1149.1 compliant JTAG boundary scan
Operating temperature:
Commercial
(T
C
= 0° to +95°C; T
A
= 0°C to +70°C),
Industrial
(T
C
= -40°C to +95°C; T
A
= -40°C to +85°C)
OPTIONS
Package:
144-ball FBGA (leaded)
144-ball FBGA (lead-free)
Configuration:
64Mx9
32Mx18
Clock Cycle Timing:
Speed Grade
t
RC
t
CK
-25E
15
2.5
-25
20
2.5
-33
20
3.3
Unit
ns
ns
Copyright © 2012 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without
notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the
latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
RLDRAM
®
is a registered trademark of Micron Technology, Inc.
Integrated Silicon Solution, Inc.
– www.issi.com –
Rev. 00F, 12/10/2012
1

IS49NLS18320-25BI Related Products

IS49NLS18320-25BI IS49NLS96400-33B IS49NLS18320-33B IS49NLS96400-33BI IS49NLS18320-25B IS49NLS96400-25B IS49NLS96400-25BI IS49NLS18320-33BI
Description dram 576mbit x18 separate I/O 400mhz leaded IT dram 576mbit x9 separate I/O 300mhz leaded dram 576mbit x18 separate I/O 300mhz leaded dram 576mbit x9 separate I/O 300mhz leaded IT dram 576mbit x18 separate I/O 400mhz leaded dram 576mbit x9 separate I/O 400mhz leaded dram 576mbit x9 separate I/O 400mhz leaded IT dram 576mbit x18 separate I/O 300mhz leaded IT
Manufacture ISSI ISSI ISSI ISSI ISSI ISSI ISSI ISSI
Product Category DRAM DRAM DRAM DRAM DRAM DRAM DRAM DRAM
RoHS N N N N N N N N
Data Bus Width 18 bi 9 bi 18 bi 9 bi 18 bi 9 bi 9 bi 18 bi
Organizati 32 M x 18 64 M x 9 32 M x 18 64 M x 9 32 M x 18 64 M x 9 64 M x 9 32 M x 18
Package / Case BGA-144 BGA-144 BGA-144 BGA-144 BGA-144 BGA-144 BGA-144 BGA-144
Memory Size 576 Mbi 576 Mbi 576 Mbi 576 Mbi 576 Mbi 576 Mbi 576 Mbi 576 Mbi
Maximum Clock Frequency 400 MHz 300 MHz 300 MHz 300 MHz 400 MHz 400 MHz 400 MHz 300 MHz
Access Time 2.5 ns 3.3 ns 3.3 ns 3.3 ns 2.5 ns 2.5 ns 2.5 ns 3.3 ns
Supply Voltage - Max 1.9 V 1.9 V 1.9 V 1.9 V 1.9 V 1.9 V 1.9 V 1.9 V
Supply Voltage - Mi 1.7 V 1.7 V 1.7 V 1.7 V 1.7 V 1.7 V 1.7 V 1.7 V
Maximum Operating Curre 408 mA 368 mA 368 mA 368 mA 408 mA 408 mA 408 mA 368 mA
Maximum Operating Temperature + 85 C + 70 C + 70 C + 85 C + 70 C + 70 C + 85 C + 85 C
Packaging Tray Tray Tray Tray Tray Tray Tray Tray
Minimum Operating Temperature - 40 C 0 C 0 C - 40 C 0 C 0 C - 40 C - 40 C
Mounting Style SMD/SMT SMD/SMT SMD/SMT SMD/SMT SMD/SMT SMD/SMT SMD/SMT SMD/SMT
Factory Pack Quantity 104 104 104 104 104 104 104 104
Show the WEBENCH design process + 4-way clock architecture design and simulation of control circuit
1. Design topic: Design and simulation of 4-way clock architecture of control circuit 2. Design processEnter the clock parameters of the engine into the design on the webench page, and then add the in...
qwqwqw2088 Analogue and Mixed Signal
Three MCU Program Collections
[i=s] This post was last edited by paulhyde on 2014-9-15 09:28 [/i] A collection of three microcontroller programs, with various programs, very useful for people learning microcontrollers....
jckxx Electronics Design Contest
lie?
We have watched "True Lies" and sometimes we also make up "white lies". Remember that "using lies to verify lies will definitely result in lies."...
zcgzanne Talking
【FPGA code】BCD code - seven-segment digital tube display decoder
module decode4_7(decodeout,indec);output[6:0] decodeout;input[3:0] indec;reg[6:0] decodeout;always @(indec)begincase(indec) //用case 语句进行译码4'd0:decodeout=7'b1111110;4'd1:decodeout=7'b0110000;4'd2:decod...
eeleader FPGA/CPLD
How to delete products on Pingtouge's scenario-based Bluetooth Mesh cloud platform
The project created incorrectly on the Life IoT platform needs to be deleted. If a test device has been added, it will prompt that the deletion failed. There is no corresponding option to delete the t...
littleshrimp Domestic Chip Exchange
Mobile PPC environment running bat file
I'm learning mobile 5.0 software recently. I'd like to ask how to execute a bat file in the program. I've tried Winexec and ShellExecute, but both reported that there is no such function....
ttplay Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 441  2820  27  2355  371  9  57  1  48  8 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号