EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT72V36104L10PF

Description
3.3 VOLT CMOS SyncBiFIFOTM WITH BUS-MATCHING
File Size341KB,36 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet Compare View All

IDT72V36104L10PF Overview

3.3 VOLT CMOS SyncBiFIFOTM WITH BUS-MATCHING

3.3 VOLT CMOS SyncBiFIFO
TM
WITH BUS-MATCHING
16,384 x 36 x 2
IDT72V3684
32,768 x 36 x 2
IDT72V3694
65,536 x 36 x 2
IDT72V36104
FEATURES
Memory storage capacity:
IDT72V3684 – 16,384 x 36 x 2
IDT72V3694 – 32,768 x 36 x 2
IDT72V36104 – 65,536 x 36 x 2
Clock frequencies up to 100 MHz (6.5ns access time)
Two independent clocked FIFOs buffering data in opposite
directions
Select IDT Standard timing (using
EFA, EFB, FFA,
and
FFB
flags
functions) or First Word Fall Through Timing (using ORA, ORB,
IRA, and IRB flag functions)
Programmable Almost-Empty and Almost-Full flags; each has five
default offsets (8, 16, 64, 256 and 1,024 )
Serial or parallel programming of partial flags
Retransmit Capability
Port B bus sizing of 36 bits (long word), 18 bits (word) and 9 bits
(byte)
Big- or Little-Endian format for word and byte bus sizes
Master Reset clears data and configures FIFO, Partial Reset
clears data but retains configuration settings
Mailbox bypass registers for each FIFO
Free-running CLKA and CLKB may be asynchronous or coincident
(simultaneous reading and writing of data on a single clock edge
is permitted)
Auto power down minimizes power dissipation
Available in space saving 128-pin Thin Quad Flatpack (TQFP)
Pin compatible to the lower density parts, IDT72V3624/72V3634/
72V3644/72V3654/72V3664/72V3674
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
FUNCTIONAL BLOCK DIAGRAM
MBF1
Mail 1
Register
Output Bus-
Matching
Input
Register
Output
Register
CLKA
CSA
W/RA
ENA
MBA
MRS1
PRS1
Port-A
Control
Logic
36
RAM ARRAY
16,384 x 36
32,768 x 36
65,536 x 36
36
36
FIFO1,
Mail1
Reset
Logic
36
Write
Pointer
Read
Pointer
Status Flag
Logic
EFB/ORB
AEB
FFA/IRA
AFA
FS2
FS0/SD
FS1/SEN
A
0
-A
35
EFA/ORA
AEA
FIFO1
Programmable Flag
Offset Registers
16
FIFO2
Timing
Mode
FWFT
B
0
-B
35
Status Flag
Logic
Read
Pointer
Write
Pointer
36
FFB/IRB
AFB
36
RT1
RTM
RT2
Output
Register
Input Bus-
Matching
36
16,384 x 36
32,768 x 36
65,536 x 36
Mail 2
Register
36
Input
Register
FIFO1 and
FIFO2
Retransmit
Logic
RAM ARRAY
FIFO2,
Mail2
Reset
Logic
MRS2
PRS2
Port-B
Control
Logic
4677 drw01
MBF2
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SyncBiFIFO is a trademark of Integrated Device Technology, Inc.
CLKB
CSB
W/RB
ENB
MBB
BE
BM
SIZE
COMMERCIAL TEMPERATURE RANGE
©
2009
FEBRUARY 2009
1
DSC-4677/8
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.

IDT72V36104L10PF Related Products

IDT72V36104L10PF IDT72V36104 IDT72V36104L15PF IDT72V3684 IDT72V3684L10PF IDT72V3694 IDT72V3684L15PF IDT72V3694L15PF IDT72V3694L10PF
Description 3.3 VOLT CMOS SyncBiFIFOTM WITH BUS-MATCHING 3.3 VOLT CMOS SyncBiFIFOTM WITH BUS-MATCHING 3.3 VOLT CMOS SyncBiFIFOTM WITH BUS-MATCHING 3.3 VOLT CMOS SyncBiFIFOTM WITH BUS-MATCHING 3.3 VOLT CMOS SyncBiFIFOTM WITH BUS-MATCHING 3.3 VOLT CMOS SyncBiFIFOTM WITH BUS-MATCHING 3.3 VOLT CMOS SyncBiFIFOTM WITH BUS-MATCHING 3.3 VOLT CMOS SyncBiFIFOTM WITH BUS-MATCHING 3.3 VOLT CMOS SyncBiFIFOTM WITH BUS-MATCHING
Why do aliens study gossip so extensively?
First is the crop circle alien image, then the Chinese Bagua diagram, then the crop circle (alien) single Bagua and compound Bagua diagram [[i] This post was last edited by Qingye Piaoling on 2010-11-...
青叶漂零 Talking
800 miles urgent! AVR128 USART slave synchronous communication, who can give me some guidance?
AVR128 USART slave synchronous communication. Can anyone give me some guidance? Thank you very much....
caixc11 Microchip MCU
Network problems in vxworks
After burning the bootrom into the development board, the PC and the target board can ping each other. However, after burning the operating system, the operating system can start. After starting up, I...
chenguo Real-time operating system RTOS
【NUCLEO-F410RB】3. Solve the problem of being unable to burn programs and drive LCD12864
Today is a strange day. My jlink suddenly lost its firmware, that is, it became a brick. I did not upgrade it automatically. Secondly, because it became a brick, I could not burn the program with mdk ...
caizhiwei stm32/stm8
OpenIOE MicroPython IDE released
[size=6]OpenIOE MicroPython IDE released[/size] [size=6] [/size] [size=6]OpenIOE MicroPython IDE is an integrated IDE for IoT hardware and software development. It currently focuses on device-side Mic...
CelerStar MicroPython Open Source section
TPMS Technology and Development Trends
Detailed introduction to TPMS technology and development trends...
frozenviolet Automotive Electronics

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1787  705  44  2845  1985  36  15  1  58  40 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号