EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT72V3694

Description
3.3 VOLT CMOS SyncBiFIFOTM WITH BUS-MATCHING
File Size341KB,36 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet Compare View All

IDT72V3694 Overview

3.3 VOLT CMOS SyncBiFIFOTM WITH BUS-MATCHING

3.3 VOLT CMOS SyncBiFIFO
TM
WITH BUS-MATCHING
16,384 x 36 x 2
IDT72V3684
32,768 x 36 x 2
IDT72V3694
65,536 x 36 x 2
IDT72V36104
FEATURES
Memory storage capacity:
IDT72V3684 – 16,384 x 36 x 2
IDT72V3694 – 32,768 x 36 x 2
IDT72V36104 – 65,536 x 36 x 2
Clock frequencies up to 100 MHz (6.5ns access time)
Two independent clocked FIFOs buffering data in opposite
directions
Select IDT Standard timing (using
EFA, EFB, FFA,
and
FFB
flags
functions) or First Word Fall Through Timing (using ORA, ORB,
IRA, and IRB flag functions)
Programmable Almost-Empty and Almost-Full flags; each has five
default offsets (8, 16, 64, 256 and 1,024 )
Serial or parallel programming of partial flags
Retransmit Capability
Port B bus sizing of 36 bits (long word), 18 bits (word) and 9 bits
(byte)
Big- or Little-Endian format for word and byte bus sizes
Master Reset clears data and configures FIFO, Partial Reset
clears data but retains configuration settings
Mailbox bypass registers for each FIFO
Free-running CLKA and CLKB may be asynchronous or coincident
(simultaneous reading and writing of data on a single clock edge
is permitted)
Auto power down minimizes power dissipation
Available in space saving 128-pin Thin Quad Flatpack (TQFP)
Pin compatible to the lower density parts, IDT72V3624/72V3634/
72V3644/72V3654/72V3664/72V3674
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
FUNCTIONAL BLOCK DIAGRAM
MBF1
Mail 1
Register
Output Bus-
Matching
Input
Register
Output
Register
CLKA
CSA
W/RA
ENA
MBA
MRS1
PRS1
Port-A
Control
Logic
36
RAM ARRAY
16,384 x 36
32,768 x 36
65,536 x 36
36
36
FIFO1,
Mail1
Reset
Logic
36
Write
Pointer
Read
Pointer
Status Flag
Logic
EFB/ORB
AEB
FFA/IRA
AFA
FS2
FS0/SD
FS1/SEN
A
0
-A
35
EFA/ORA
AEA
FIFO1
Programmable Flag
Offset Registers
16
FIFO2
Timing
Mode
FWFT
B
0
-B
35
Status Flag
Logic
Read
Pointer
Write
Pointer
36
FFB/IRB
AFB
36
RT1
RTM
RT2
Output
Register
Input Bus-
Matching
36
16,384 x 36
32,768 x 36
65,536 x 36
Mail 2
Register
36
Input
Register
FIFO1 and
FIFO2
Retransmit
Logic
RAM ARRAY
FIFO2,
Mail2
Reset
Logic
MRS2
PRS2
Port-B
Control
Logic
4677 drw01
MBF2
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SyncBiFIFO is a trademark of Integrated Device Technology, Inc.
CLKB
CSB
W/RB
ENB
MBB
BE
BM
SIZE
COMMERCIAL TEMPERATURE RANGE
©
2009
FEBRUARY 2009
1
DSC-4677/8
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.

IDT72V3694 Related Products

IDT72V3694 IDT72V36104 IDT72V36104L10PF IDT72V36104L15PF IDT72V3684 IDT72V3684L10PF IDT72V3684L15PF IDT72V3694L15PF IDT72V3694L10PF
Description 3.3 VOLT CMOS SyncBiFIFOTM WITH BUS-MATCHING 3.3 VOLT CMOS SyncBiFIFOTM WITH BUS-MATCHING 3.3 VOLT CMOS SyncBiFIFOTM WITH BUS-MATCHING 3.3 VOLT CMOS SyncBiFIFOTM WITH BUS-MATCHING 3.3 VOLT CMOS SyncBiFIFOTM WITH BUS-MATCHING 3.3 VOLT CMOS SyncBiFIFOTM WITH BUS-MATCHING 3.3 VOLT CMOS SyncBiFIFOTM WITH BUS-MATCHING 3.3 VOLT CMOS SyncBiFIFOTM WITH BUS-MATCHING 3.3 VOLT CMOS SyncBiFIFOTM WITH BUS-MATCHING
What is the output voltage of the power adapter of the fluke702 meter?
[size=5]There is a Fluke 702 meter in the lab, but the power adapter is missing. Does anyone know what the output voltage of the power adapter of the Fluke 702 meter is? Please tell me. [/size]...
hjl240 MCU
This is my first post, so please take good care of me.
Because I was looking for 《DigitalControlofHigh-FrequencySwitched-ModePowerConverters》, I found that it can be downloaded from Electronic Engineering World, but an account is required. After registeri...
davidnpp Switching Power Supply Study Group
Does FPGA have a pata interface ip core?
I want to use FPGA to make a circuit for PCIE to PATA interface, but I can't find the IP core of PATA interface. Is there any solution?...
jim19 FPGA/CPLD
pig, man, woman
[%repeat_0 match="/data/option"%] [%_repeat_0%][%=@title%] [%=@count%] votes [[%=@percent%]%]People = eating + sleeping + working + playing, pigs = eating + sleeping, substitute: people = pigs + worki...
single Talking
How to change the Linux boot screen?
There are many ways to change the Linux boot screen. Currently using the Freescale IMX6 Yocto environment, there is a boot progress bar screen in the default file system. Now I will sort out the proce...
火辣西米秀 Domestic Chip Exchange
About Midistrm
Could you please tell me what the CMidiStream class is used for? I saw this class in a BSP, but I don't know what it is used for. Thank you!...
saqi99 Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2572  2619  2586  951  2739  52  53  20  56  40 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号