• You can log in to your eeworld account to continue watching:
  • Example: Test of instruction decoding circuit
  • Login
  • Duration:38 minutes and 5 seconds
  • Date:2015/04/13
  • Uploader:chenyy
Introduction
The composition of digital systems in FPGA and key points of combinatorial logic design
Key points of sequential logic design
Types and uses of modules
Why Verilog can support
Verilog modules for large-scale design of RAM and stimulus sources How to call RAM top-level test Verilog modules
in Quartus II Composition and combination of digital logic circuits Logic example (1):: 8-bit data path controller Combinational logic example (2): An 8-bit three-state data path controller Switch logic application examples and delay issues Why should static random access memory (SRAM) design a finite state machine (1 ) Finite state machine representation method Global clock king and balanced tree structure Avoid risky competition and pipeline Example 1: Use gate-level structure to describe D flip-flop; Example 2: Write test module to check whether the design is correct through simulation; Example 3: Designed by modules to form a higher-level module; Example 4: D flip-flop with asynchronous reset terminal. Example: Implementation and testing of T flip-flops and counters Example: Design of a 4-bit full adder and instruction decoding circuit using a one-bit full adder Example: Testing of the instruction decoding circuit HDL models at different abstraction levels in FPGA design: System Level, algorithm level, register transfer level, gate level, switch level Key points of sequential logic design Top-level testing Verilog module in FPGA design



















Unfold ↓

You Might Like

Recommended Posts

[TI Learning] From Getting Started to Familiar with LM3S6911 (Newly Added Chinese Materials)
Study notes about lm3s6911The board I used was left over from a previous "ARM-based RFID reader" project. At the time, I knew very little about ARM, cortex-M3, and TI, and I had only heard of the name
baixichi Microcontroller MCU
How to display the output value (bus) as a waveform during quartus ii simulation
Output is the value of the sine wave in ROMHow to set the output to output in waveform (sine wave)[[i]This post was last edited by wzyuliyang on 2011-11-23 21:37[/i]]
wzyuliyang FPGA/CPLD
Please give me some advice
Is the data structure course important for those who want to develop embedded software in the future?
xibeifengse Embedded System
Please help me analyze this circuit
[table=95%][tr][td]This is a circuit reverse-designed from a foreign device. It has a 4-20mA output function. Please help analyze its working principle. [/td][/tr][/table][align=center][img]http://bbs
chengj MCU
[Starlight Lightning STM32F407 Development Board] Chapter 2 Cube Library Introduction
[i=s]This post was last edited by hejecu on 2018-10-31 07:45[/i] [b][b][font=宋体][size=22pt][font=宋体] Chapter 2[/font] Cube[font=宋体]Library Introduction[/font][/size][/font][/b][/b][b][b][font=宋体][size
hejecu stm32/stm8
Looking for suppliers to install touch screen under wince
I have a client who wants to deploy multiple devices on the assembly line through a thin client + touch screen to display some report data in real time. However, after testing, it was found that the t
kennan Embedded System

Recommended Content

Circuit

可能感兴趣器件

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

About Us Customer Service Contact Information Datasheet Sitemap LatestNews


Room 1530, 15th Floor, Building B, No.18 Zhongguancun Street, Haidian District, Beijing, Postal Code: 100190 China Telephone: 008610 8235 0740

Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号