• You can log in to your eeworld account to continue watching:
  • Analytical Placement_ Quadratic Wirelength Model
  • Login
  • Duration:14 minutes and 39 seconds
  • Date:2021/08/15
  • Uploader:木犯001号
Introduction
keywords: integrated circuit
A modern VLSI chip is a remarkably complex beast:  billions of transistors, millions of logic gates deployed for computation and control, big blocks of memory, embedded blocks of pre-designed functions designed by third parties (called “intellectual property” or IP blocks).  How do people manage to design these complicated chips?  Answer:  a sequence of computer aided design (CAD) tools takes an abstract description of the chip, and refines it step-wise to a final design. This class focuses on the major design tools used in the creation of an Application Specific Integrated Circuit (ASIC) or System on Chip (SoC) design.  Our focus in this part of the course is on the key logical and geometric representations that make it possible to map from logic to layout, and in particular, to place, route, and evaluate the timing of large logic networks. Our goal is for students to understand how the tools themselves work, at the level of their fundamental algorithms and data structures. Topics covered will include: technology mapping, timing analysis, and ASIC placement and routing.

Recommended Background:

Programming experience (C, C++, Java, Python, etc.) and basic knowledge of data structures and algorithms (especially recursive algorithms).  An understanding of basic digital design:  Boolean algebra, Kmaps, gates and flip flops, finite state machine design.  Linear algebra and calculus at the level of a junior or senior in engineering.  Elementary knowledge of RC linear circuits (at the level of an introductory physics class).

How do people design these complex chips? Answer: A series of computer-aided design (CAD) tools provide an abstract description of the chip and gradually refine it to the final design. This course focuses on the main design tools used when building application-specific integrated circuit (ASIC) or system-on-chip (SoC) designs.

Unfold ↓

You Might Like

Recommended Posts

Guide to High-Quality C/C++ Programming
Guide to High-Quality C/C++ Programming
thtlj Embedded System
Anyone want ARM video lectures?
[i=s] This post was last edited by paulhyde on 2014-9-15 09:38 [/i] Come in and follow the post, I will post
Yound Electronics Design Contest
A question about network drivers
First of all, I am a novice and have never been involved in the development of network card drivers. I have only seen the driver code of an intermediate layer on Windows. I have some questions: Is NDI
saber_tooth Embedded System
Linking Issues
https://www.eeworld.com.cn/huodong/TI_LaunchPad_20120510/ The link address of the sponsor TI logo on the right is http://www.analog.com/zh/circuits-from-the-lab/index.html
littleshrimp Suggestions & Announcements
AD5161
Why does the potentiometer not respond when I write resistance value to AD5161 in physical simulation? The w position always remains in the middle of AB [/b] #include #include #define uchar unsigned c
煮熟的石头 ADI Reference Circuit
Ask a newbie question
How to define registers in driver development? VINT32 xx; something like this?
chrisclover Embedded System

Recommended Content

Circuit

可能感兴趣器件

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

About Us Customer Service Contact Information Datasheet Sitemap LatestNews


Room 1530, 15th Floor, Building B, No.18 Zhongguancun Street, Haidian District, Beijing, Postal Code: 100190 China Telephone: 008610 8235 0740

Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号