EEWORLDEEWORLDEEWORLD

Part Number

Search

GS880Z18CGT-250IV

Description
SRAM 1.8/2.5V 512K x 18 9M
Categorystorage    storage   
File Size241KB,23 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Environmental Compliance
Download Datasheet Parametric Compare View All

GS880Z18CGT-250IV Online Shopping

Suppliers Part Number Price MOQ In stock  
GS880Z18CGT-250IV - - View Buy Now

GS880Z18CGT-250IV Overview

SRAM 1.8/2.5V 512K x 18 9M

GS880Z18CGT-250IV Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerGSI Technology
Parts packaging codeQFP
package instructionLQFP,
Contacts100
Reach Compliance Codecompliant
ECCN code3A991.B.2.B
Factory Lead Time8 weeks
Other featuresPIPELINED ARCHITECTURE, FLOW-THROUGH, IT ALSO OPERATES WITH 2.5V SUPPLY
JESD-30 codeR-XQFP-G100
length20 mm
memory density9437184 bit
Memory IC TypeZBT SRAM
memory width18
Number of functions1
Number of terminals100
word count524288 words
character code512000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize512KX18
Package body materialUNSPECIFIED
encapsulated codeLQFP
Package shapeRECTANGULAR
Package formFLATPACK, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum supply voltage (Vsup)2 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
width14 mm
GS880Z18/32/36CT-xxxIV
100-Pin TQFP
Industrial Temp
Features
• NBT (No Bus Turn Around) functionality allows zero wait
read-write-read bus utilization; Fully pin-compatible with
both pipelined and flow through NtRAM™, NoBL™ and
ZBT™ SRAMs
• 1.8 V or 2.5 V +10%/–10% core power supply
• 1.8 V or 2.5 V I/O supply
• User-configurable Pipeline and Flow Through mode
• LBO pin for Linear or Interleave Burst mode
• Pin compatible with 2M, 4M, and 18M devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ Pin for automatic power-down
• JEDEC-standard 100-lead TQFP package
• RoHS-compliant 100-lead TQFP package available
9Mb Pipelined and Flow Through
Synchronous NBT SRAM
250 MHz–150 MHz
1.8 V or 2.5 V V
DD
1.8 V or 2.5 V I/O
rail for proper operation. Asynchronous inputs include the
Sleep mode enable (ZZ) and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS880Z18/32/36CT-xxxIV may be configured by the
user to operate in Pipeline or Flow Through mode. Operating
as a pipelined synchronous device, meaning that in addition to
the rising edge triggered registers that capture input signals, the
device incorporates a rising-edge-triggered output register. For
read cycles, pipelined SRAM output data is temporarily stored
by the edge triggered output register during the access cycle
and then released to the output drivers at the next rising edge of
clock.
The GS880Z18/32/36CT-xxxIV is implemented with GSI's
high performance CMOS technology and is available in a
JEDEC-standard 100-pin TQFP package.
Functional Description
The GS880Z18/32/36CT-xxxIV is a 9Mbit Synchronous Static
SRAM. GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or
other pipelined read/double late write or flow through read/
single late write SRAMs, allow utilization of all available bus
bandwidth by eliminating the need to insert deselect cycles
when the device is switched from read to write cycles.
Because it is a synchronous device, address, data inputs, and
read/ write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
Parameter Synopsis
-250I
Pipeline
3-1-1-1
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
3.0
4.0
195
220
5.5
5.5
155
175
-200I
3.0
5.0
170
185
6.5
6.5
135
160
-150I
3.8
6.7
145
165
7.5
7.5
133
145
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Flow Through
2-1-1-1
Rev: 1.04 6/2012
1/23
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.

GS880Z18CGT-250IV Related Products

GS880Z18CGT-250IV GS880Z18CGT-200IV GS880Z36CGT-200IV GS880Z18CGT-150IV GS880Z36CGT-250IV
Description SRAM 1.8/2.5V 512K x 18 9M SRAM 1.8/2.5V 512K x 18 9M SRAM 1.8/2.5V 256K x 36 9M SRAM 1.8/2.5V 512K x 18 9M SRAM 1.8/2.5V 256K x 36 9M
Is it Rohs certified? conform to conform to conform to conform to conform to
Maker GSI Technology GSI Technology GSI Technology GSI Technology GSI Technology
Parts packaging code QFP QFP QFP QFP QFP
package instruction LQFP, LQFP, LQFP, LQFP, LQFP,
Contacts 100 100 100 100 100
Reach Compliance Code compliant compliant compliant compliant compliant
ECCN code 3A991.B.2.B 3A991.B.2.B 3A991.B.2.B 3A991.B.2.B 3A991.B.2.B
Factory Lead Time 8 weeks 8 weeks 8 weeks 8 weeks 8 weeks
Other features PIPELINED ARCHITECTURE, FLOW-THROUGH, IT ALSO OPERATES WITH 2.5V SUPPLY PIPELINED ARCHITECTURE, FLOW-THROUGH, IT ALSO OPERATES WITH 2.5V SUPPLY PIPELINED ARCHITECTURE, FLOW-THROUGH, IT ALSO OPERATES WITH 2.5V SUPPLY PIPELINED ARCHITECTURE, FLOW-THROUGH, IT ALSO OPERATES WITH 2.5V SUPPLY PIPELINED ARCHITECTURE, FLOW-THROUGH, IT ALSO OPERATES WITH 2.5V SUPPLY
JESD-30 code R-XQFP-G100 R-XQFP-G100 R-XQFP-G100 R-XQFP-G100 R-XQFP-G100
length 20 mm 20 mm 20 mm 20 mm 20 mm
memory density 9437184 bit 9437184 bit 9437184 bit 9437184 bit 9437184 bit
Memory IC Type ZBT SRAM ZBT SRAM ZBT SRAM ZBT SRAM ZBT SRAM
memory width 18 18 36 18 36
Number of functions 1 1 1 1 1
Number of terminals 100 100 100 100 100
word count 524288 words 524288 words 262144 words 524288 words 262144 words
character code 512000 512000 256000 512000 256000
Operating mode SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
Maximum operating temperature 85 °C 85 °C 85 °C 85 °C 85 °C
Minimum operating temperature -40 °C -40 °C -40 °C -40 °C -40 °C
organize 512KX18 512KX18 256KX36 512KX18 256KX36
Package body material UNSPECIFIED UNSPECIFIED UNSPECIFIED UNSPECIFIED UNSPECIFIED
encapsulated code LQFP LQFP LQFP LQFP LQFP
Package shape RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
Package form FLATPACK, LOW PROFILE FLATPACK, LOW PROFILE FLATPACK, LOW PROFILE FLATPACK, LOW PROFILE FLATPACK, LOW PROFILE
Parallel/Serial PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL
Peak Reflow Temperature (Celsius) NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
Certification status Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
Maximum seat height 1.6 mm 1.6 mm 1.6 mm 1.6 mm 1.6 mm
Maximum supply voltage (Vsup) 2 V 2 V 2 V 2 V 2 V
Minimum supply voltage (Vsup) 1.7 V 1.7 V 1.7 V 1.7 V 1.7 V
Nominal supply voltage (Vsup) 1.8 V 1.8 V 1.8 V 1.8 V 1.8 V
surface mount YES YES YES YES YES
technology CMOS CMOS CMOS CMOS CMOS
Temperature level INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL
Terminal form GULL WING GULL WING GULL WING GULL WING GULL WING
Terminal pitch 0.65 mm 0.65 mm 0.65 mm 0.65 mm 0.65 mm
Terminal location QUAD QUAD QUAD QUAD QUAD
Maximum time at peak reflow temperature NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
width 14 mm 14 mm 14 mm 14 mm 14 mm
Testing and debugging of DSP system 2
Testing and debugging of DSP system 2...
安_然 Microcontroller MCU
How to use the advanced network import function when designing a fixture with a large network in Altuim Designer
Dear experts, when designing some fixture PCB boards with relatively large network relationships in PCB (directly drawing the PCB without a schematic diagram), if you follow the general practice to bu...
liangzhanghuai PCB Design
Have you ever eaten something that looks disgusting but tastes delicious?
Have you ever eaten something that looks disgusting but tastes delicious, such as stinky tofu? What else can compare to something that looks disgusting but tastes really good?...
银座水王 Talking
51 MCU Electronics Tutorial (PPT)
Good stuff to share with you!...
sahalazhizi 51mcu
QEMU emulates FriendlyArm's Mini2440 development board (transferred)
Reprinted from http://blog.chinaunix.net/uid-12617001-id-3766199.html. Original work, reprinting is allowed. Please be sure to indicate the original source, author information and this statement in th...
白丁 Embedded System
Modeling and Application of Power Factor Correction Controller UC3854
Abstract: The composition principle and characteristics of the power factor correction controller UC3854 are introduced. According to the concept of macro model, the macro model of the main functional...
zbz0529 Analogue and Mixed Signal

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1937  93  1989  148  1803  39  2  41  3  37 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号