EEWORLDEEWORLDEEWORLD

Part Number

Search

PLL650-05LILR

Description
Low EMI Network LAN Clock
File Size226KB,6 Pages
ManufacturerPLL (PhaseLink Corporation)
Download Datasheet View All

PLL650-05LILR Overview

Low EMI Network LAN Clock

PLL650-05
Low EMI Network LAN Clock
FEATURES
PIN CONFIGURATION
XIN
XOUT/ENB_125M*^
GND
VDD
125MHz
GND
75MHz/FS1*^
ENB_75MHz^
1
2
16
15
VDD
VDD
25MHz/FS0*^
GND
GND
SDRAMx2
VDD
SS0
T
Full CMOS output swing with 40-mA output drive
capability. 25-mA output drive at TTL level.
Advanced, low power, sub-micron CMOS processes.
25MHz fundamental crystal or clock input.
3 fixed outputs of 25MHz, 75Mhz and 125Mhz with
output disable
SDRAM selectable frequencies of 105, 83.3, 140MHz
(Double Drive Strength).
Spread spectrum technology selectable for EMI
reduction from
±0.5%, ±0.75%
center for SDRAM and
CPU.
Zero PPM synthesis error in all clocks.
Ideal for Network switches.
3.3V operation.
Available in 16-Pin 150mil SOIC
.
PLL 650-05
3
4
5
6
7
8
14
13
12
11
10
9
Note:
SDRAMx2: Double Drive strength.
T
: Tri-Level input ^: Internal pull-up
resistor *: Bi-directional pin (input value is latched upon power-up).
DESCRIPTION
The PLL650-05 is a low cost, low jitter, high
performance clock synthesizer. With PhaseLink’s
proprietary analog Phase Locked Loop techniques, this
device can produce multiple clock outputs from a 25.0MHz
crystal or reference clock. This makes the PLL650-05 an
excellent choice for systems requiring clocking for network
chips, PCI devices, SDRAM, and ASICs.
FREQUENCY TABLE
FS1
0
0
1
1
FS0
0
1
0
1
SDRAMX2
Tristate
140MHz
SST
83.3MHz
SST
105MHz
SST
BLOCK DIAGRAM
1
XIN
XOUT
XTAL
OSC
125MHz
(can be disabled)
1
Control
Logic
FS (0:1)
SDRAM (105, 83.3, 140MHz)
75 MHz
(can be disabled)
1
1
25MHz
47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991
www.phaselink.com
Rev 09/03/04 Page 1
LM3S811 cannot be simulated, but can be downloaded
Use the routines that come with the CD, the keil version is 4.21, and set it according to the USERGUIDE instructions, except that the instructions in Stellaris ICDI and USERGUIDE are different. When d...
aukle Microcontroller MCU
ADI Solution
...
十字星1986 ADI Reference Circuit
Perpetual calendar infrared or PS2 keyboard control
Perpetual calendar infrared or PS2 keyboard control...
tonytong DIY/Open Source Hardware
China also has FPGA chips with independent intellectual property rights!
Over the years, the country has been strongly supporting the independent research and development of four high-end chips - CPU, FPGA, Memory, and DSP, and has invested tens of billions of dollars. Fin...
phantom7 FPGA/CPLD
Introduction to LED touch dimming desk lamp control circuit board
[size=14px] Single-button two-way touch dimming circuit board function [/size] [size=14px] 1. Input power supply voltage DC=5V, 3.7V lithium battery power supply, charging current 300ma/H. [/size] [si...
方学放 PCB Design
If the interrupt priority of stm32 is not set, the default one will be used?
If I don't set the priority for peripheral interrupts like DMA and UART, will the priority be the default when the interrupt occurs?How should I configure it during initialization? The bits of the pri...
niuaniuya stm32/stm8

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2276  2561  1435  303  1359  46  52  29  7  28 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号