• Duration:26 minutes and 0 seconds
  • Date:2024/09/02
  • Uploader:宋元浩
Introduction
keywords: SoC
SoC Design Laboratory

Course Overview:
This course is designed to equip participants with the skills and knowledge required to become full-stack IC designers, capable of handling all development stages from front-end design to system debugging and embedded programming. After completing the course, participants will have the skills and knowledge to design SoC chips from concept to production, and achieve the following learning objectives:
1. Learn Verilog and HLS design implementation on FPGA and ASIC;
2. Implement IP and integrate it into SoC design;
3. Implement SoC design and verify it in FPGA;

This course is based on Google Open-Source Silicon Program, and the experiment uses Efabless Caravel Harness SoC. In this course, we will use Caravel SoC Harness and Caravel SoC FPGA verification platform.

Course Content:
Design Method
1. Introduction to HLS and Tools
2. Verilog & Logic Design
3. Caravel SoC
4. Processor
5. Memory
6. Peripheral
7. Embedded Programming
8. SoC - Interconnect
9. Static Timing Analysis
10. Synthesis & Optimization
11. Verification & Simulation

Design Process Tools
1. Tools – Tcl, Perl, Makefile
2. FPGA Flow -Xilinx Vivado
3. Simulator
4. Synthesis
5. Timing Analysis
6. Verification MethodologyExperiment

1.
Vivado Tool Installation
2. HLS - FIR Filter (AXI Master, AXI Stream)
3. Caravel SoC Simulation
4. Caravel SoC FPGA
5. SoC Design Labs: Interrupt, User RAM, UART, SDRAM
6. Workload Optimized SoC (WLOS) Baseline
7. Final Project
Unfold ↓

You Might Like

Recommended Posts

Crosstalk Suppression Analysis of Small Pitch QFN Package PCB Design
[align=left][color=#000]1. Introduction[/color][/align][align=left][color=#000] With the development trend of high-speed and high-density circuit design, QFN packages have been used in 0.5mm pitch or
maylove Analogue and Mixed Signal
Disassembly and analysis of two mobile phone chargers
The mobile phone I bought some time ago came with a battery and a charger. In addition, when I went to buy a mobile phone with a friend, I got a "small box" that can be used to convert a direct charge
zjd Power technology
Finally, I can embark on the journey home. I wish my brothers and sisters a happy new year and happiness to the whole family!
Finally, I can embark on the journey home. I wish my brothers and sisters a happy new year and happiness to the whole family!
mgp765321 Embedded System
Find 3.3V precision voltage reference source circuit
The higher the accuracy, the better as an ADC reference source. Thank you.
NPY Analog electronics
Is this what you think of Mac, Windows and Linux?
I found these two pictures and they seem very relevant:pleased: Is this how you see Mac, Windows and Linux?
error_echo Linux and Android
Is it necessary to implement snmp and mib files when programming ARM bare board?
MIB is the device status information saved by the agent. If the device's own information is organized in other ways, such as shared memory, global variables, and structures, then as long as the device
chenseawind ARM Technology

Recommended Content

Hot ArticlesMore

可能感兴趣器件

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

About Us Customer Service Contact Information Datasheet Sitemap LatestNews


Room 1530, 15th Floor, Building B, No.18 Zhongguancun Street, Haidian District, Beijing, Postal Code: 100190 China Telephone: 008610 8235 0740

Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号