• Duration:25 minutes and 38 seconds
  • Date:2024/09/02
  • Uploader:宋元浩
Introduction
keywords: SoC
SoC Design Laboratory

Course Overview:
This course is designed to equip participants with the skills and knowledge required to become full-stack IC designers, capable of handling all development stages from front-end design to system debugging and embedded programming. After completing the course, participants will have the skills and knowledge to design SoC chips from concept to production, and achieve the following learning objectives:
1. Learn Verilog and HLS design implementation on FPGA and ASIC;
2. Implement IP and integrate it into SoC design;
3. Implement SoC design and verify it in FPGA;

This course is based on Google Open-Source Silicon Program, and the experiment uses Efabless Caravel Harness SoC. In this course, we will use Caravel SoC Harness and Caravel SoC FPGA verification platform.

Course Content:
Design Method
1. Introduction to HLS and Tools
2. Verilog & Logic Design
3. Caravel SoC
4. Processor
5. Memory
6. Peripheral
7. Embedded Programming
8. SoC - Interconnect
9. Static Timing Analysis
10. Synthesis & Optimization
11. Verification & Simulation

Design Process Tools
1. Tools – Tcl, Perl, Makefile
2. FPGA Flow -Xilinx Vivado
3. Simulator
4. Synthesis
5. Timing Analysis
6. Verification MethodologyExperiment

1.
Vivado Tool Installation
2. HLS - FIR Filter (AXI Master, AXI Stream)
3. Caravel SoC Simulation
4. Caravel SoC FPGA
5. SoC Design Labs: Interrupt, User RAM, UART, SDRAM
6. Workload Optimized SoC (WLOS) Baseline
7. Final Project
Unfold ↓

You Might Like

Recommended Posts

Siemens S7-200 simulation software contribution
Siemens S7-200 simulation software for everyone to learn!
eeleader Industrial Control Electronics
【Sample】 TI Design Kit - Wireless Heart Rate Monitor
[Show samples] TI Design Suite - Wireless Heart Rate Monitor with Bluetooth Low Energy I have been reading materials on Bluetooth wireless communication technology recently and plan to use it in my pr
rain_noise TI Technology Forum
The physical meaning of Fourier transform
[color=#000080] [font=宋体]Fourier transform ([/font][font=Calibri]FT[/font][font=宋体]) should be familiar to every electronic engineer, but we should not just remember a[/font][/color][size=14pt][font=C
bolibo123 DSP and ARM Processors
Please recommend a sensor to me!
Requirements: The belt is worn on a person, and is mainly used to determine whether the person is in motion or still state. Because it is powered by a 3.7v battery, it requires small size, low power c
zhang9591 Sensor
I wrote a program using t1 as an interrupt, but it doesn't run. Why?
I want to write a program that outputs a square wave of 100ms on p1.1 (t1 is used as an interrupt). I debugged it using assembly, but c doesn't respond! I don't know where I went wrong.#includereg51.h
林发扬 51mcu
[Sold] Black Gold Cyclone II FPGA Development Board for Sale
[i=s]This post was last edited by fjjjnk1234 on 2015-10-11 10:39[/i] [size=5]I saw a black and gold Cyclone II FPGA development board on Taobao second-hand market in July and bought it on impulse. I w
fjjjnk1234 Buy&Sell

Recommended Content

Circuit

可能感兴趣器件

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

About Us Customer Service Contact Information Datasheet Sitemap LatestNews


Room 1530, 15th Floor, Building B, No.18 Zhongguancun Street, Haidian District, Beijing, Postal Code: 100190 China Telephone: 008610 8235 0740

Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号