• Duration:6 minutes and 16 seconds
  • Date:2024/09/02
  • Uploader:宋元浩
Introduction
keywords: SoC
SoC Design Laboratory

Course Overview:
This course is designed to equip participants with the skills and knowledge required to become full-stack IC designers, capable of handling all development stages from front-end design to system debugging and embedded programming. After completing the course, participants will have the skills and knowledge to design SoC chips from concept to production, and achieve the following learning objectives:
1. Learn Verilog and HLS design implementation on FPGA and ASIC;
2. Implement IP and integrate it into SoC design;
3. Implement SoC design and verify it in FPGA;

This course is based on Google Open-Source Silicon Program, and the experiment uses Efabless Caravel Harness SoC. In this course, we will use Caravel SoC Harness and Caravel SoC FPGA verification platform.

Course Content:
Design Method
1. Introduction to HLS and Tools
2. Verilog & Logic Design
3. Caravel SoC
4. Processor
5. Memory
6. Peripheral
7. Embedded Programming
8. SoC - Interconnect
9. Static Timing Analysis
10. Synthesis & Optimization
11. Verification & Simulation

Design Process Tools
1. Tools – Tcl, Perl, Makefile
2. FPGA Flow -Xilinx Vivado
3. Simulator
4. Synthesis
5. Timing Analysis
6. Verification MethodologyExperiment

1.
Vivado Tool Installation
2. HLS - FIR Filter (AXI Master, AXI Stream)
3. Caravel SoC Simulation
4. Caravel SoC FPGA
5. SoC Design Labs: Interrupt, User RAM, UART, SDRAM
6. Workload Optimized SoC (WLOS) Baseline
7. Final Project
Unfold ↓

You Might Like

Recommended Posts

Selection of external memory for DSP
In order to ensure the running speed of DSP, the external memory needs to have a certain speed, otherwise the DSP needs to add a waiting cycle when accessing the external memory.1) For C2000 series: C
灞波儿奔 DSP and ARM Processors
How can I simulate the signal receiving process of the 125KHZ card reader/writer circuit?
How can I simulate the signal receiving process of the 125KHZ card reader/writer module circuit? The circuit is shown in the figure below. Is there a simulation signal source to add signal to the ante
深圳小花 MCU
[Copter_accessory_DIY based on Renesas R7F0C80212] (II) Hardware platform construction and software framework design
2014-9-13 This week's progress is OK. The software framework has been built. The design is as follows: Use the concept of scheduler to design the system, establish 4 tasks, and arrange the execution o
tziang Renesas Electronics MCUs
How to connect FPGA to router module
Please help me, experts: Cry:, my question is this: How to connect FPGA to a module (RM04 module) with router mode and working in router mode through a network cable, that is, the FPGA needs to be ass
派大星123 FPGA/CPLD
What is the content and format of the command frame transmitted from the Zigbee coordinator to the PC?
What is the content and format of the command frame transmitted from the Zigbee coordinator to the PC?
lgdd0503 RF/Wirelessly
Serial port receiving: send AA (10101010) and receive D5 (11010101); send 55 (01010101) and also receive D5
Serial port receiving: send AA (10101010) and receive D5 (11010101); send 55 (01010101) and receive D5?? Now sending is fine, only receiving is problematic. By the way, how to clear the contents of re
szfpga Embedded System

Recommended Content

Circuit

可能感兴趣器件

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

About Us Customer Service Contact Information Datasheet Sitemap LatestNews


Room 1530, 15th Floor, Building B, No.18 Zhongguancun Street, Haidian District, Beijing, Postal Code: 100190 China Telephone: 008610 8235 0740

Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号