• Duration:1 hours and 4 minutes and 36 seconds
  • Date:2024/09/02
  • Uploader:宋元浩
Introduction
keywords: SoC
SoC Design Laboratory

Course Overview:
This course is designed to equip participants with the skills and knowledge required to become full-stack IC designers, capable of handling all development stages from front-end design to system debugging and embedded programming. After completing the course, participants will have the skills and knowledge to design SoC chips from concept to production, and achieve the following learning objectives:
1. Learn Verilog and HLS design implementation on FPGA and ASIC;
2. Implement IP and integrate it into SoC design;
3. Implement SoC design and verify it in FPGA;

This course is based on Google Open-Source Silicon Program, and the experiment uses Efabless Caravel Harness SoC. In this course, we will use Caravel SoC Harness and Caravel SoC FPGA verification platform.

Course Content:
Design Method
1. Introduction to HLS and Tools
2. Verilog & Logic Design
3. Caravel SoC
4. Processor
5. Memory
6. Peripheral
7. Embedded Programming
8. SoC - Interconnect
9. Static Timing Analysis
10. Synthesis & Optimization
11. Verification & Simulation

Design Process Tools
1. Tools – Tcl, Perl, Makefile
2. FPGA Flow -Xilinx Vivado
3. Simulator
4. Synthesis
5. Timing Analysis
6. Verification MethodologyExperiment

1.
Vivado Tool Installation
2. HLS - FIR Filter (AXI Master, AXI Stream)
3. Caravel SoC Simulation
4. Caravel SoC FPGA
5. SoC Design Labs: Interrupt, User RAM, UART, SDRAM
6. Workload Optimized SoC (WLOS) Baseline
7. Final Project
Unfold ↓

You Might Like

Recommended Posts

How can I get CC1100 to enter IDLE state after entering sleep mode? Use electromagnetic wave to activate the command?
How can I get CC1100 to enter IDLE state after entering sleep mode? I don't know how to set the electromagnetic wave activation command. Can you give me an answer?
楼高独望群 RF/Wirelessly
Comic version of the chip production process
I saw a comic version of the chip production process a long time ago, and I thought it was pretty good:titter:, so I'll just treat it as a popular science article, since I'm bored anyway:titter:
wsmysyn Talking
Global arrays are not updating, what is the reason?
uint8_t temp_buf[3] = {0x32,0x33,0x43}; In case 0x14: temp_buf[0] = 0x34; temp_buf[1] = 0x35; break; Assign values and read back. We find that initially, temp_buf[0] = 0x34; temp_buf[1] = 0x35; Later,
reayfei Renesas Electronics MCUs
Ask about the CPU fan of desktop computer
It's an old desktop computer, the CPU package seems to be 775, and the radiator fan is too loud. I can tolerate the noise, but the main problem is that I'm worried about its vibration. Question 1, can
wangfuchong Talking
If anyone can share a copy of the Nucleus kernel source code, I would be grateful!
I want to learn Nucleus RTOS. If anyone can share a copy of Nucleus kernel source code, I would be grateful! mail:jxxx2967@21cn.com
zhaofei057 Embedded System
I have a problem with customizing the Chinese simulator for Wince5.0. I can't figure it out! Please help me, experts!
I want to use pb5.0 to customize the Chinese emulator and use it in EVC4, but this problem occurs: D:\WINCE500\PBWorkspaces\Emulator\WINCE500\Emulator_x86\cesysgen\oak\lib\x86etail\gpe.lib cannot be f
jameguom Embedded System

Recommended Content

Hot VideosMore

Hot ArticlesMore

可能感兴趣器件

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

About Us Customer Service Contact Information Datasheet Sitemap LatestNews


Room 1530, 15th Floor, Building B, No.18 Zhongguancun Street, Haidian District, Beijing, Postal Code: 100190 China Telephone: 008610 8235 0740

Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号