• Duration:41 minutes and 27 seconds
  • Date:2024/09/02
  • Uploader:宋元浩
Introduction
keywords: SoC
SoC Design Laboratory

Course Overview:
This course is designed to equip participants with the skills and knowledge required to become full-stack IC designers, capable of handling all development stages from front-end design to system debugging and embedded programming. After completing the course, participants will have the skills and knowledge to design SoC chips from concept to production, and achieve the following learning objectives:
1. Learn Verilog and HLS design implementation on FPGA and ASIC;
2. Implement IP and integrate it into SoC design;
3. Implement SoC design and verify it in FPGA;

This course is based on Google Open-Source Silicon Program, and the experiment uses Efabless Caravel Harness SoC. In this course, we will use Caravel SoC Harness and Caravel SoC FPGA verification platform.

Course Content:
Design Method
1. Introduction to HLS and Tools
2. Verilog & Logic Design
3. Caravel SoC
4. Processor
5. Memory
6. Peripheral
7. Embedded Programming
8. SoC - Interconnect
9. Static Timing Analysis
10. Synthesis & Optimization
11. Verification & Simulation

Design Process Tools
1. Tools – Tcl, Perl, Makefile
2. FPGA Flow -Xilinx Vivado
3. Simulator
4. Synthesis
5. Timing Analysis
6. Verification MethodologyExperiment

1.
Vivado Tool Installation
2. HLS - FIR Filter (AXI Master, AXI Stream)
3. Caravel SoC Simulation
4. Caravel SoC FPGA
5. SoC Design Labs: Interrupt, User RAM, UART, SDRAM
6. Workload Optimized SoC (WLOS) Baseline
7. Final Project
Unfold ↓

You Might Like

Recommended Posts

Application of CPLD in embedded system and CAN bus network communication
This paper introduces a design of using programmable device CPLD to realize the interface between CAN bus and microcomputer, explains the design idea and design scheme, and gives the logic design and
frozenviolet FPGA/CPLD
Competitiveness of Analog Chip Suppliers
Competitiveness of film suppliers(China Electronics News)2006-7-18  Editor's note: The digital era is not entirely dominated by digital chips. The analog chips that complement it are developing in a s
fighting Analog electronics
Analog circuit behavior model and simulation based on Verilog-A_.pdf
Analog circuit behavior model and simulation based on Verilog-A_.pdf
zxopenljx FPGA/CPLD
Newbie WDK environment compilation error
I am a novice learning driver development and just downloaded Windows Driver Kit (WDK) 7_0_0. I followed the process introduced on the Internet and went to "Start" -> "All Programs" -> "Windows Driver
microchenhard Embedded System
How can I return to the previous step when drawing AD schematics and there is an extra line that I can cut off?
Either the entire line segment is removed or an extra segment is caused by my mistaken dragging operation.
爱吃萝卜的图纸 PCB Design
Technical Parameters of PSCD0705T-680M-S
Technical parameters of PSCD0705T-680M-S Product model: PSCD0705T-680M-S Inductance (μH): 68 Accuracy (±%): 20 Maximum DC resistance (Ω): 0.280 Saturation current Isat (A): - Minimum operating current
huanghuaiping MCU

Recommended Content

Circuit

可能感兴趣器件

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

About Us Customer Service Contact Information Datasheet Sitemap LatestNews


Room 1530, 15th Floor, Building B, No.18 Zhongguancun Street, Haidian District, Beijing, Postal Code: 100190 China Telephone: 008610 8235 0740

Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号