• You can log in to your eeworld account to continue watching:
  • FIFO IP core experiment program design
  • Login
  • Duration:38 minutes and 2 seconds
  • Date:2024/01/28
  • Uploader:Lemontree
Introduction
keywords: FPGA Zynq
Lecture 1 Introduction to ZYNQ Lecture
2 Introduction to development board resources
Lecture 3 Installation of Vivado software Lecture
4 Use of Vivado software Lecture
5 Hardware debugging of Vivado software
Lecture 6 Use of Vivado Simulator simulation software
Lecture 7 Creating timing constraint files
Lecture 8 Installation of ModelSim software Lecture
9 Use of ModelSim software Lecture
10 LED light flashing experiment
Lecture 11 Button control LED light experiment
Lecture 12 Button control buzzer experiment
Lecture 13 Touch button control LED light experiment Lecture
14 Breathing light experiment
Lecture 15 Clock IP core experiment
Lecture 16 RAM IP core experiment
Lecture 17 FIFO IP core experiment Lecture
18 UART serial communication
Lecture 19 RS485 communication experiment
Lecture 20 RGB LCD color bar display experiment Lecture
21 LCD characters and picture display experiment
Lecture 22 HDMI color bar display experiment
Lecture 23 HDMI square mobile display experiment
Lecture 24 EEPROM read and write test experiment Lecture
25 RTC clock experiment Lecture
26 Frequency meter experiment
Lecture 27 High-speed ADDA experiment
Lecture 28 IO Expansion board experiment
Lecture 29 MDIO interface read and write test experiment
Lecture 30 Ethernet ARP test experiment
Lecture 31 Ethernet UDP test experiment
Lecture 32 Ethernet video transmission experiment based on OV7725
Lecture 33 Ethernet video transmission experiment based on OV5640

Unfold ↓

You Might Like

Recommended Posts

DM368 PLLC1SYSCLK6 or PLLC2SYSCLK5 internal clock configuration
Currently I am using DM368 and need to connect to TFT 800*480 LCD, but I need to let DM368 VCLK/GPIO79 pin output 30MHZ-50MHZ clock frequency to provide LCD pclk.I need to configure PLLC1SYSCLK6 or PL
Sam DSP and ARM Processors
Modbus protocol implementation issues
I would like to ask the experts, when implementing the modbus protocol, how to determine the start bit in the RTU format, that is, the time pause of 3.5 characters? If you have done it, please give me
ljpronaldo Embedded System
How to install alcohol sensor? Please help
I am a freshman, a complete novice, and I want to make an alcohol sensor, just like the ones the police have in their hands, but I don't know where to start. I hope you can help me. My QQ number is 11
倔强的萝卜 Sensor
There is a UART IP core in Quartus Builder. Do I still need to use VHDL to program the UART hardware?
There is a UART IP core in Quartus Builder, so do I still need to use VHDL to write UART hardware? Are all the basic IP cores already in the Builder? There seems to be no CAN communication port, so fo
tianma123 FPGA/CPLD
Free application: Anxinke NB-IoT development board EC-01F-Kit (gift reviewer 300M annual card)
Development board model: EC-01F-Kit (10 sets in total) From: Anxinke EC-01F-Kit is an NB-IoT development board developed by Essence. The main chip solution used in the NB-IoT part is EC616S. This chip
EEWORLD社区 RF/Wirelessly
Application Tips/ADC Application Elements in C8051F020
Abstract : This paper summarizes the application elements of the analog-to-digital conversion part in the SOC chip C8051F020, including accuracy and channel, rate and startup, reference and gain, data
rain 51mcu

Recommended Content

Circuit

可能感兴趣器件

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

About Us Customer Service Contact Information Datasheet Sitemap LatestNews


Room 1530, 15th Floor, Building B, No.18 Zhongguancun Street, Haidian District, Beijing, Postal Code: 100190 China Telephone: 008610 8235 0740

Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号